

# TR-338 Reverse Power Feed Test Plan

Issue: 3 Issue Date: November 2022

#### Notice

The Broadband Forum is a non-profit corporation organized to create guidelines for broadband network system development and deployment. This Technical Report has been approved by members of the Forum. This Technical Report is subject to change. This Technical Report is owned and copyrighted by the Broadband Forum, and all rights are reserved. Portions of this Technical Report may be owned and/or copyrighted by Broadband Forum members.

### **Intellectual Property**

Recipients of this Technical Report are requested to submit, with their comments, notification of any relevant patent claims or other intellectual property rights of which they may be aware that might be infringed by any implementation of this Technical Report, or use of any software code normatively referenced in this Technical Report, and to provide supporting documentation.

### Terms of Use

### 1. License

Broadband Forum hereby grants you the right, without charge, **on a** perpetual, non-exclusive and worldwide basis, to utilize the Technical Report for the purpose of developing, making, having made, using, marketing, importing, offering to sell or license, and selling or licensing, and to otherwise distribute, products complying with the Technical Report, in all cases subject to the conditions set forth in this notice and any relevant patent and other intellectual property rights of third parties (which may include members of Broadband Forum). This license grant does not include the right to sublicense, modify or create derivative works based upon the Technical Report except to the extent this Technical Report includes text implementable in computer code, in which case your right under this License to create and modify derivative works is limited to modifying and creating derivative works of such code. For the avoidance of doubt, except as qualified by the preceding sentence, products implementing this Technical Report are not deemed to be derivative works of the Technical Report.

#### 2. NO WARRANTIES

THIS TECHNICAL REPORT IS BEING OFFERED WITHOUT ANY WARRANTY WHATSOEVER, AND IN PARTICULAR, ANY WARRANTY OF NONINFRINGEMENT AND ANY IMPLIED WARRANTIES ARE EXPRESSLY DISCLAIMED. ANY USE OF THIS TECHNICAL REPORT SHALL BE MADE ENTIRELY AT THE USER'S OR IMPLEMENTER'S OWN RISK, AND NEITHER THE BROADBAND FORUM, NOR ANY OF ITS MEMBERS OR SUBMITTERS, SHALL HAVE ANY LIABILITY WHATSOEVER TO ANY USER, IMPLEMENTER, OR THIRD PARTY FOR ANY DAMAGES OF ANY NATURE WHATSOEVER, DIRECTLY OR INDIRECTLY, ARISING FROM THE USE OF THIS TECHNICAL REPORT, INCLUDING BUT NOT LIMITED TO, ANY CONSEQUENTIAL, SPECIAL, PUNITIVE, INCIDENTAL, AND INDIRECT DAMAGES.

#### **3. THIRD PARTY RIGHTS**

Without limiting the generality of Section 2 above, BROADBAND FORUM ASSUMES NO RESPONSIBILITY TO COMPILE, CONFIRM, UPDATE OR MAKE PUBLIC ANY THIRD PARTY ASSERTIONS OF PATENT OR OTHER INTELLECTUAL PROPERTY RIGHTS THAT MIGHT NOW OR IN THE FUTURE BE INFRINGED BY AN IMPLEMENTATION OF THE TECHNICAL REPORT IN ITS CURRENT, OR IN ANY FUTURE FORM. IF ANY SUCH RIGHTS ARE DESCRIBED ON THE TECHNICAL REPORT, BROADBAND FORUM TAKES NO POSITION AS TO THE VALIDITY OR INVALIDITY OF SUCH ASSERTIONS, OR THAT ALL SUCH ASSERTIONS THAT HAVE OR MAY BE MADE ARE SO LISTED.

All copies of this Technical Report (or any portion hereof) must include the notices, legends, and other provisions set forth on this page.

### issue History

| Issue Number  | Approval Date       | <b>Publication Date</b> | Issue Editor                 | Changes                                                    |
|---------------|---------------------|-------------------------|------------------------------|------------------------------------------------------------|
| 1             | 9 April 2018        | 5 July 2018             | Aleksandra Kozarev,<br>Intel | Original                                                   |
| 1 Amendment 1 | 2 September<br>2019 | 2 September<br>2019     | Aleksandra Kozarev,<br>Intel | Added Appendix<br>I                                        |
| 2             | 25 August<br>2020   | 25 August 2020          | Aleksandra Kozarev,<br>Intel | As listed in the<br>Executive<br>Summary                   |
| 3             | 29 November<br>2022 | 29 November<br>2022     | Helge Tiainen, InCoax        | Add test cases<br>for testing RPF<br>over coaxial<br>cable |

Comments or questions about this Broadband Forum Technical Report should be directed to info@broadband-forum.org .

| Editor                                                         | Helge Tiainen        | InCoax |
|----------------------------------------------------------------|----------------------|--------|
| Physical Layer<br>Transmission<br>Work Area Director           | Herman Verbueken     | Nokia  |
| G.fast & RPF<br>Certification Testing<br>Project Stream Leader | Frank Van der Putten | Nokia  |

## **Table of Contents**

| Е | Executive Summary        |                                                                  |          |
|---|--------------------------|------------------------------------------------------------------|----------|
| 1 | Pur                      | pose and Scope                                                   | 9        |
|   | 1.1<br>1.2               | Purpose<br>Scope                                                 |          |
| 2 | Ref                      | erences and Terminology                                          | 10       |
|   | 2.1<br>2.2<br>2.3<br>2.4 | Conventions<br>References<br>Definitions<br>Abbreviations        | 10<br>11 |
| 3 | Тес                      | hnical Report Impact                                             | 13       |
|   | 3.1<br>3.2<br>3.3        | Energy Efficiency<br>Security<br>Privacy                         | 13       |
| 4 | Cor                      | nmon Test Information                                            | 14       |
|   | 4.1<br>4.2               | Compliance Requirements<br>Test Plan Passing Criteria            |          |
| 5 | Equ                      | ipment Features                                                  | 15       |
|   | 5.1                      | System Information                                               |          |
| 6 |                          | t Environments                                                   |          |
| 0 |                          |                                                                  |          |
|   | 6.1<br><i>6.1</i> .      | Test setup         1       Test setup for PSE functional testing |          |
|   | 6.1.                     |                                                                  |          |
|   | 6.1.                     |                                                                  |          |
|   | 6.1.                     |                                                                  |          |
| 7 | PSE                      | E standalone functional testing                                  | 34       |
|   | 7.1                      | ELC testing during startup                                       | 34       |
|   | 7.1.                     |                                                                  |          |
|   | 7.1.                     | 2 ELC1-Short tip-to-ring test and CC to OSC test                 | 35       |
|   | 7.1.                     | 3 ELC2-Foreign voltage test                                      | 36       |
|   | 7.1.                     |                                                                  |          |
|   | 7.2                      | Startup tests                                                    |          |
|   | 7.2.                     |                                                                  |          |
|   | 7.2.                     |                                                                  |          |
|   | 7.2.                     |                                                                  |          |
|   | 7.3                      | Normal operation tests                                           |          |
|   | 7.3.<br>7.3.             |                                                                  |          |
|   | 7.3.                     |                                                                  |          |
|   | 7.3.                     |                                                                  |          |
|   | 7.4                      | POTS Remote Copper Reconfiguration (PRP) testing                 |          |
|   | 7.5                      | Reverse Power Feed (RPF) Noise tests                             |          |
|   | 7.6                      | PSE Touch current test                                           |          |
|   | 7.6.                     |                                                                  |          |
|   | 7.6.                     |                                                                  |          |
|   | 7.6.                     | 3 Report                                                         | 47       |
|   | 7.6.                     |                                                                  |          |
|   | 7.7                      | PSE Power frequency common mode immunity test                    |          |
|   | 7.7.                     |                                                                  |          |
|   | 7.7.                     |                                                                  |          |
|   | 7.7.                     |                                                                  |          |
|   | 7.7.                     | 4 Expected Results                                               | 50       |

| 7.8 PSE      | E voltage verification test in the absence of false ELC3 (Off-hook) detection | . 50 |
|--------------|-------------------------------------------------------------------------------|------|
| 7.8.1        | Test Setup                                                                    |      |
| 7.8.2        | Method of Procedure                                                           | . 50 |
| 7.8.3        | Report                                                                        | . 50 |
| 7.8.4        | Expected Results                                                              |      |
| 7.9 PSE      | E Micro-interrupt test                                                        | . 50 |
| 7.9.1        | Test Setup                                                                    |      |
| 7.9.2        | Method of Procedure                                                           |      |
| 7.9.3        | Report                                                                        |      |
| 7.9.4        | Expected Results                                                              | 51   |
| 8 DPU sta    | andalone functional testing                                                   | . 52 |
| 8.1 DPU      | U Signature resistor test                                                     | 52   |
| 8.1.1        | Test Setup                                                                    |      |
| 8.1.2        | Method of Procedure                                                           |      |
| 8.1.3        | Report                                                                        |      |
| 8.1.4        | Expected Results                                                              | 53   |
| 8.2 DPI      | U power sharing test                                                          | . 53 |
| 8.2.1        | Test Method A                                                                 | . 53 |
| 8.2.2        | Test Method B                                                                 | . 56 |
| 9 System     | level RPF tests                                                               | . 58 |
| 9.1 Sind     | gle Pair Data Rate Test                                                       | 58   |
| 9.1.1        | Purpose                                                                       |      |
|              |                                                                               |      |
| Appendix I.  | DPU Emulator for PSE standalone testing                                       | . 60 |
| Appendix II. | Differential Mode RPF Noise Limits test                                       | . 61 |
| II.1 Tes     | t Purpose                                                                     | . 61 |
| II.2 Tes     | t Setup copper pair                                                           | . 62 |
| II.3 Tes     | t Setup coaxial cable                                                         | . 62 |
| II.4 Met     | hod of Procedure                                                              | . 62 |
| II.5 Rep     | port                                                                          | . 62 |
| II.6 Exp     | pected Results                                                                | . 62 |

# List of Figures

| Figure 5-1 – Functional reference model of the reversely powered DPU in a typical deployment v                |      |
|---------------------------------------------------------------------------------------------------------------|------|
| copper pair<br>Figure 5-2 – Functional reference model of the reversely powered DPU in a typical deployment w | I D  |
|                                                                                                               |      |
| coax cable                                                                                                    | 15   |
| Figure 6-1 – Test setup for PSE electrical compliance and DPU signature detection and power                   |      |
| classification                                                                                                |      |
| Figure 6-2 – Test setup for PSE tests in presence of faults                                                   |      |
| Figure 6-3 - Test setup for compliance of PSE startup in presence of MELT signature only for co               | pper |
| pair                                                                                                          |      |
| Figure 6-4 - Test setup for PSE tests in presence of off-hook phone emulator only for copper pai              | r19  |
| Figure 6-5 – Test setup for PSE power class with DPU power signature defined as a pulse impuls                | se   |
| only for copper pair                                                                                          | 20   |
| Figure 6-6 – DPU Signature circuit copper pair                                                                | 20   |
| Figure 6-7 – DPU Signature circuit coaxial cable                                                              |      |
| Figure 6-8 – Electronic Load (IsRi) increments                                                                | 22   |
| Figure 6-9 – ELC reference diagram copper pair                                                                |      |
| Figure 6-10 – ELC reference diagram coaxial cable                                                             |      |
| Figure 6-11 – Resistive network for power loss circuit copper pair                                            |      |
| Figure 6-12 - Resistive network for power loss circuit coaxial cable                                          |      |
| Figure 6-13 – Off-hook emulator circuitry                                                                     |      |
| Figure 6-14 - Test setup for PSE voltage verification in the absence of false ELC3 detection                  |      |
| Figure 6-15 – Line currents and the timing diagram of the MOSFETs                                             |      |
| Figure 6-16 – Test setup for DPU power sharing testing                                                        |      |
| Figure 6-17 – Power loss circuit with shunt resistor                                                          |      |
| Figure 6-18 – Power Test setup for DPU Signature resistor test                                                |      |
| Figure 7-1 – Allowed tested region for V <sub>PSE</sub> -I <sub>PSE</sub> diagram                             |      |
| Figure 7-2 – Allowed tested region for PPSE-IPSE diagram                                                      |      |
| Figure 7-3 – Power Frequency Common Mode Immunity test setup copper pair                                      |      |
| Figure 7-4 – Power Frequency Common Mode Immunity test setup coax cable                                       |      |
| Figure 7-5 – Disturbance Generator for Power Frequency Common Mode Immunity test                              |      |
| Figure 7-6 – Coupling for Power Frequency Common Mode Immunity test                                           |      |
| Figure 7-7 – Example of a test setup for PSE micro-interrupt test                                             |      |
| Figure 10-1 – DPU Emulator for PSE standalone testing (example)                                               |      |

### List of Tables

| Table 5-1 – DPU Information                                                               | .16  |
|-------------------------------------------------------------------------------------------|------|
| Table 5-2 – CPE Information                                                               | .16  |
| Table 5-3 – RPF Information                                                               | .17  |
| Table 6-1 – Valid parameter values for signature circuit                                  |      |
| Table 6-2 – Non-valid parameter values for signature circuit                              | .20  |
| Table 6-3 – Power Classification signature                                                | .21  |
| Table 6-4 – RPF Power Class detection                                                     |      |
| Table 6-5 – Error Line Condition Parameters and Detection Criteria copper pair            | .23  |
| Table 6-6 - Upper limits of the Off-hook phone DC voltage/current characteristics         | .23  |
| Table 6-7 – Error Line Condition Parameters and Detection Criteria coaxial cable          | .24  |
| Table 6-8 – Rloop values for power loss circuit copper pair                               | .25  |
| Table 6-9 – R <sub>loop</sub> values for power loss circuit coaxial cable                 | . 25 |
| Table 6-10 – MELT signatures                                                              |      |
| Table 6-11 – Off-hook emulator components                                                 |      |
| Table 6-12 – Test setup components                                                        |      |
| Table 6-13 – Test setup state definition and timing specification                         |      |
| Table 6-14 – Temperature and Humidity Range of Test Facility                              |      |
| Table 6-15 – AC voltage measurements of Test Facility                                     |      |
| Table 7-1 – PSE electrical specification on U-R interface                                 |      |
| Table 7-2 – Component specification of the Disturbance generator and coupling circuit     | .49  |
| Table 8-1 – Power supplies specification                                                  |      |
| Table 8-2 – Current and voltage meters specifications                                     | . 52 |
| Table 8-3 – Loop Resistances for DPU standalone power sharing test copper pair            |      |
| Table 8-4 – Loop Resistances for DPU standalone power sharing test coaxial cable          | . 55 |
| Table 9-1 – Single copper pair line performance loop requirements for reverse powered DPU | . 59 |
| Table 9-2 – Single coaxial cable performance loop requirements for reverse powered DPU    | . 59 |

# **Executive Summary**

Broadband Forum's Technical Report TR-338 defines functional and safety test cases for the Power Source Equipment (PSE) implemented according to ETSI specification TS 101 548-1 [3] for copper pair or TS 101 548-2 [9] for coaxial cable, either as a stand-alone device or as a function integrated in the G.fast network termination ([4] and [5]), and reversely powered DPU implementations [1].

Issue 1 of TR-338 focuses on PSE standalone tests in the test setup in which a DPU implementation only includes the reverse powering features specified in [3].

Amendment 1 to TR-338 includes new Appendix, with testing guidance and generalized test setup for the Differential Mode RPF Noise Limits test.

Issue 2 of this Technical Report integrates TR-338 Amendment 1, and expands on the test cases defined in issue 1 through the addition of:

- a. PSE Touch current test
- b. PSE Power frequency common mode immunity test
- c. PSE voltage verification test in the absence of false ELC3 (Off-hook) detection
- d. PSE Micro-interrupt test
- e. DPU Signature resistor test
- f. DPU power sharing test
- g. System level RPF tests

Issue 3 of this Technical Report integrates TR-338 Issue 2 and defines test cases for coaxial cable according to ETSI specification TS 101 548-2 (Reverse Power Feed over Coaxial Cable Networks) [9].

# **1** Purpose and Scope

# 1.1 Purpose

G.fast Distribution Point Units (DPUs) may be deployed closer to the customer premises at locations where local power and forward power may not be available. To power the DPU, power may be provided from the customer premises location over the short copper pair or the coaxial cable used for data transmission. This is referred to as Reverse Power Feed (RPF).

Broadband Forum's Technical Report TR-338 [1] specifies a set of test cases and related pass/fail requirements for reverse powering (RPF) of remote network nodes (Gfast DPUs, single-port or multiport) from customer premises equipment (one or multiple CPEs). Specifically, it defines functional and safety test cases for the Power Source Equipment (PSE) implemented according to ETSI specification TS 101 548-1 [3], either as a stand-alone device or as a function integrated in the G.fast (G.9700 [4] and G.9701 [5]) network termination, and reversely powered DPU implementations [1].

Issue 1 of TR-338 focuses on PSE standalone tests in the test setup in which a DPU implementation only includes the reverse powering features specified in [3].

Issue 2 of this Technical Report integrates TR-338 Amendment 1, and expands on the test cases defined in issue 1 through the addition of:

- a. PSE Touch current test
- b. PSE Power frequency common mode immunity test
- c. PSE voltage verification test in the absence of false ELC3 (Off-hook) detection
- d. PSE Micro-interrupt test
- e. DPU Signature resistor test
- f. DPU power sharing test
- g. System level RPF tests

Issue 3 of this Technical Report integrates TR-338 Issue 2 and defines test cases for coaxial cable according to ETSI specification TS 101 548-2 (Reverse Power Feed over Coaxial Cable Networks) [9].

Test cases are mainly specified with reference to TS 101 548-1 [3], TS 101 548-2 [9] and TR-301 Issue 2 [1] requirements. Furthermore, they are designed to ensure safe deployment of RPF equipment.

# 1.2 Scope

This document is the next revision of TR-338 [1].

# 2 References and Terminology

# 2.1 Conventions

In this Technical Report, several words are used to signify the requirements of the specification. These words are always capitalized. More information can be found be in RFC 2119 [8].

| SHALL      | This word, or the term "REQUIRED", means that the definition is an absolute requirement of the specification.                                                                                                                                                                                                                         |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SHALL NOT  | This phrase means that the definition is an absolute prohibition of the specification.                                                                                                                                                                                                                                                |
| SHOULD     | This word, or the term "RECOMMENDED", means that there could exist valid reasons in particular circumstances to ignore this item, but the full implications need to be understood and carefully weighed before choosing a different course.                                                                                           |
| SHOULD NOT | This phrase, or the phrase "NOT RECOMMENDED" means that there could<br>exist valid reasons in particular circumstances when the particular behavior<br>is acceptable or even useful, but the full implications need to be understood<br>and the case carefully weighed before implementing any behavior described<br>with this label. |
| MAY        | This word, or the term "OPTIONAL", means that this item is one of an allowed set of alternatives. An implementation that does not include this option MUST be prepared to inter-operate with another implementation that does include the option.                                                                                     |

# 2.2 References

The following references are of relevance to this Technical Report. At the time of publication, the editions indicated were valid. All references are subject to revision; users of this Technical Report are therefore encouraged to investigate the possibility of applying the most recent edition of the references listed below.

A list of currently valid Broadband Forum Technical Reports is published at <u>www.broadband-forum.org</u>.

| Document                   | Title                                                                                                      | Source | Year |
|----------------------------|------------------------------------------------------------------------------------------------------------|--------|------|
| [1] TR-338<br>Issue 2      | Reverse Power Feed Testing                                                                                 | BBF    | 2020 |
| [2] TR-301<br>Issue 2      | Architecture and Requirements for Fiber to the<br>Distribution Point                                       | BBF    | 2017 |
| [3] TS 101 548-1<br>v2.4.1 | European Requirements for Reverse Powering of<br>Remote Access Equipment; Part 1: Twisted pair<br>Networks | ETSI   | 2020 |
| [4] G.9700                 | Fast Access to Subscriber Terminals (G.fast) – Power spectrum density specification                        | ITU-T  | 2018 |
| [5] G.9701                 | Fast Access to Subscriber Terminals (G.fast) – Physical layer specification                                | ITU-T  | 2018 |
| [6] G.997.2                | Physical layer management for G.fast transceivers (2018)                                                   | ITU-T  | 2019 |
| [7] TR-380 Issue 2         | G.fast Performance Test Plan                                                                               | BBF    | 2021 |

| [8] RFC 2119               | Key words for use in RFCs to Indicate<br>Requirement Levels                                                 | IETF    | 1997 |
|----------------------------|-------------------------------------------------------------------------------------------------------------|---------|------|
| [9] TS 101 548-2<br>v1.1.1 | European Requirements for Reverse Powering of<br>Remote Access Equipment; Part 2: Coaxial Cable<br>Networks | ETSI    | 2021 |
| [10] EN 62368-1            | Audio/video, information and communication technology equipment - Part 1: Safety requirements               | CENELEC | 2020 |
| [11] TR-285 Issue 2        | Broadband Copper Cable Models                                                                               | BBF     | 2019 |

# 2.3 Definitions

The following terminology is used throughout this Technical Report.

| Gfast                                             | Marketing term for G.fast                                                                                                                                                                                                                                                                    |
|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mains Supply                                      | AC electricity power supply                                                                                                                                                                                                                                                                  |
| Normal operation                                  | State of a system (i.e., a DPU reversely powered by a PSE) reached after the startup procedure has been completed                                                                                                                                                                            |
| Startup operation                                 | Startup procedure of a system (powering part of a DPU and PSE)                                                                                                                                                                                                                               |
| POTS Remote<br>Copper<br>Reconfiguration<br>(RCR) | RCR refers to the Scenario where POTS from the exchange may be provided<br>to the subscriber and shall be disconnected by the DPU, prior to startup of the<br>DPU. This is an optional extension of the MDSU protocol on lines where<br>POTS may be present. Refer to clause 6.2.5.1 in [3]. |
| One-box solution                                  | Power Source Equipment (PSE) is integrated in the same physical entity as CPE                                                                                                                                                                                                                |
| Two-box solution<br>PoE                           | Power Source Equipment (PSE) is a stand-alone device and not integrated in<br>the same physical entity as CPE<br>Power over Ethernet describes any of several standards (IEEE 802.3) which<br>pass electric power along with data on twisted pair Ethernet cabling                           |
| PoE PD                                            | PoE Powered Device                                                                                                                                                                                                                                                                           |

# 2.4 Abbreviations

This Technical Report uses the following abbreviations:

| Alternating Current                            |
|------------------------------------------------|
| Customer Premises Equipment                    |
| Note: CPE is also referred to as NTE (see [3]) |
| CPE Management Entity                          |
| Core Conductor, coaxial cable                  |
| Direct Current                                 |
| Error Line Condition                           |
| Distribution Point Unit                        |
| DPU Management Entity                          |
|                                                |

| FTTdp<br>FTU<br>FTU-O | Fiber to the distribution point<br>G.fast Transceiver Unit<br>FTU at the Optical Network Unit (i.e., operator end of the line) |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------|
| FTU-R                 | FTU at the Remote site (i.e., subscriber end of the line)                                                                      |
| G.fast                | Fast Access to Subscriber Terminals                                                                                            |
| MDSU                  | Metallic Detection Startup                                                                                                     |
| MELT                  | Metallic Line Testing                                                                                                          |
| NMS                   | Network Management System                                                                                                      |
| NT                    | Network Termination                                                                                                            |
| OSC                   | Outer Shield Conductor, coaxial cable                                                                                          |
| PRP                   | Protocol for RCR                                                                                                               |
| PE                    | Power Extractor                                                                                                                |
| PHY-L                 | Physical Layer                                                                                                                 |
| POTS                  | Plain Old Telephone Service                                                                                                    |
| PS                    | Power Splitter                                                                                                                 |
| PSE                   | Power Source Equipment                                                                                                         |
| PSU                   | Power Supply Unit                                                                                                              |
| RCR                   | Remote Copper Reconfiguration                                                                                                  |
| RPF                   | Reverse Power Feed                                                                                                             |
| SUT                   | System Under Test                                                                                                              |
| UPS                   | Un-interruptible Power Supply                                                                                                  |

# **3 Technical Report Impact**

# 3.1 Energy Efficiency

TR-338 has no impact on energy efficiency.

# 3.2 Security

TR-338 has no impact on security.

# 3.3 Privacy

Any issues regarding privacy are not affected by TR-338.

# **4** Common Test Information

# 4.1 Compliance Requirements

The tests contained in this document are intended to verify that a Power Source Equipment (PSE) complies with the functional i.e., powering, electrical and safety requirements of ETSI technical specification TS 101 548-1 [3] or TS 101 548-2 [9].

# 4.2 Test Plan Passing Criteria

The tests contained in this document are each marked with a test status, indicating: "mandatory", "conditional mandatory" or "optional."

Tests marked as "mandatory" SHALL be performed when completing testing according to this test plan.

Tests marked as "conditional mandatory" also include a conditional statement, which if met, indicates the test SHALL be considered as "mandatory." If the conditional statement is not met, the test SHALL be considered as "not applicable."

Tests marked as "optional" MAY be completed at the request of the tester or equipment manufacturer. For a purpose of determining a summary result, such as indicating a device "passes TR-338 testing," the device SHALL pass all "mandatory" tests and all applicable "conditional mandatory" tests. "Optional" tests SHALL not impact the summary result.

# **5 Equipment Features**

# 5.1 System Information

Figure 5-1 illustrates the functional reference model of the reversely powered DPU in a typical FTTdp deployment. The main functional blocks DPU, CPE and the reverse power feed system (RPF) are shown for line 1 of N lines connected to a DPU.



Figure 5-1 – Functional reference model of the reversely powered DPU in a typical deployment with copper pair



Figure 5-2 – Functional reference model of the reversely powered DPU in a typical deployment with coax cable

The FTU-O is located inside the distribution point unit (DPU) at the network side of the copper pair or coaxial cable (U-O reference point). The FTU-R is located at the customer premises side of the copper pair or coaxial cable (U-R reference point). The management of a DPU and CPE is performed by the network management system (NMS), passing management information to each management entity (DPU ME and CPE ME). The PHY-L blocks represent the physical layer of the DPU towards the access network and of the NT towards the customer premises, and the layer 2 and above functionalities contained in the DPU and the NT. The power is inserted on the line by the Power Source Equipment (PSE) located in the customer premises and extracted from the line by the Power

Extractor (PE) located in the DPU. Power is extracted from each active port and combined in the Power Supply Unit (PSU). The PE and PSU are separated from the broadband signal on the line (at reference point U-O and U-R) by a power splitter (PS).

The DPU SHALL support the DPU-northbound management protocol that allows the ability to configure and retrieve the G.997.2 [6] managed objects used in this test plan. The management protocol is vendor discretionary.

The CPE is managed through the DPU-MIB and the G.9701 initialization/eoc/RMC. No LAN-side management protocol is required for the execution of this test plan, except as required to configure the CPE to pass Ethernet traffic between the G.fast and LAN interface(s).

In case of a 1-box solution where the PSE is in the same physical entity as the CPE, the RPF indications and OAM parameters shall be exchanged between the CPE ME and DPU ME using the G.997.2 RPF OAM management protocol. Otherwise, in case of a 2-box solution, TS 101 548-1 [3] specification provides the foundation for the RPF parameters and indications that are exchanged between the PSE and the DPU.

Table 5-2, and Table 5-3 are intended to provide test engineers and readers of the test report with sufficient information about the system (DPU, CPE and RPF) in order to ensure repeatability of results and to allow for accurate comparisons of reported test results. The tables SHALL be populated prior to the start of the testing and SHALL be included as part of the test report. All fields SHALL be populated; if an item is not applicable, the item MAY be marked as "Not Applicable".

| Parameter                                                    | Reference section                                                                 |  |  |  |
|--------------------------------------------------------------|-----------------------------------------------------------------------------------|--|--|--|
| DPU system vendor ID (DPU_SYSTEM_VENDOR)                     | G.997.2, 7.13.2.1 [6]                                                             |  |  |  |
| DPU system serial number (DPU_SYSTEM_SERIALNR)               | G.997.2, 7.13.2.3 [6]                                                             |  |  |  |
| FTU O ITU-T G.994.1 vendor ID (FTUO_GHS_VENDOR)              | G.997.2, 7.13.1.1 [6]                                                             |  |  |  |
| FTU O version number (FTUO_VERSION)                          | G.997.2, 7.13.1.3 [6]                                                             |  |  |  |
| Support of POTS Remote copper reconfiguration Protocol (PRP) | G.997.2, A.6.2.7 [6]                                                              |  |  |  |
| Maximum DPU reach resistance reach,dpu                       | TS 101 548-1 [3], Section<br>7.5.2.1<br>TS 101 548-2 [9], Section 7.2.<br>Table 5 |  |  |  |
| Maximum DPU reach resistance reach,dpu                       |                                                                                   |  |  |  |
| DPU power class (SR1, SR2 or SR3)                            | TS 101 548-1 [3], Section 7.2<br>TS 101 548-2 [9], Section 7.2<br>Table 5         |  |  |  |
| Total number of ports (N)                                    |                                                                                   |  |  |  |

### Table 5-1 – DPU Information

### Table 5-2 – CPE Information

| Parameter                                       | Reference section     |  |  |  |
|-------------------------------------------------|-----------------------|--|--|--|
| NT system vendor ID (NT_SYSTEM_VENDOR)          | G.997.2, 7.13.2.2 [6] |  |  |  |
| NT system serial number (NT_SYSTEM_SERIALNR)    | G.997.2, 7.13.2.4 [6] |  |  |  |
| FTU-R ITU-T G.994.1 vendor ID (FTUR_GHS_VENDOR) | G.997.2, 7.13.1.2 [6] |  |  |  |
| FTU-R version number (FTUR_VERSION)             | G.997.2, 7.13.1.4 [6] |  |  |  |

| Parameter                                                                     | Reference section                                     |
|-------------------------------------------------------------------------------|-------------------------------------------------------|
| PSE in the same physical entity with CPE (1-box solution)                     | G.997.2, A.7.6.2.1 [6]                                |
| PSE Product Name/Model if not integrated with CPE (2-box solution)            |                                                       |
| PSE power class (SR1, SR2 or SR3)                                             | TS 101 548-1 [3], or TS<br>101 548-2 [9], Section 7.2 |
| Battery backup available at the PSE                                           | G.997.2, A.7.6.2.2 [6]                                |
| Support of POTS Remote copper reconfiguration Protocol (PRP) for copper pair. | G.997.2, A.7.6.2.3 [6]                                |
| Power splitter (external) Product Name/Model                                  |                                                       |

### Table 5-3 – RPF Information

# 6 Test Environments

# 6.1 Test setup

This section specifies the test setup applicable to this Test Plan.

# 6.1.1 Test setup for PSE functional testing

In this test plan the DPU is replaced by a DPU emulator.

The test setups below contain a number of circuits (e.g., DPU signature and power classification, etc.) and test instruments (e.g., voltage and current meter, electronic load). Details about these elements are provided in the sections below. Figures show only the case of a PSE with internal power splitter and the related interface named U-R. The voltage and current meter shown in the test setups below have time domain measurement capabilities.

Figure 6-1 shows the test configuration for PSE compliance tests to the electrical characteristics of short range power classes of TS 101 548-1 [3] or TS 101 548-2 [9] and tests for the DPU signature detection and RPF power classification.

This configuration comprises an emulated DPU RPF front-end which includes the DPU Signature detection and RPF Power Classification circuits. These circuits are designed to operate over lower voltage ranges than nominal RPF voltage, not overlapped between each other.

The following describes the basic theory of operation of the RPF systems and is intended to aid the reader in understanding the purpose of the test setup(s). All values are provided for information purposes only, and the reader is encouraged to refer to the TS 101 548-1 [3] or TS 101 548-2 [9]0 for the normative values.

The PSE performs fault detection first; if no fault is detected then it proceeds to the signature detection phase.

Then the PSE performs the DPU signature detection first (over a 2.8V-10V range) and the DPU disconnects the resistor signature if the voltage is larger than 10.1V - 12.8V.

Then the PSE performs the power classification (over a 14.5V - 20.5V range on the DPU side) and if the expected RPF Power Classification circuit (i.e., the expected I<sub>CLASS</sub>) is detected the PSE increases the voltage and the power classification circuit is disconnected. Only after these two recognition phases are completed the PSE increases the voltage up to its steady-state value.

The DPU Signature circuit and the RPF Power Classification circuit are specified in sections 6.1.1.1 and 6.1.1.2 respectively. The behavior of the Electronic Load for a proper execution of the test for PSE characterization is described in section 6.1.1.3.

Figure 6-1 through Figure 6-3 shows a simplified schematic of PSE test setup using an electronic load as the load termination. For electronic loads, the desired output current SHOULD be adjusted in constant current mode.

Figure 6-1 below shows only the PSE, regardless of this being a stand-alone device or a function integrated with a NT Module/CPE. Furthermore, the powering of the PSE (i.e., mains supply or battery supply) is not shown.



Figure 6-1 – Test setup for PSE electrical compliance and DPU signature detection and power classification

Figure 6-2 shows the test configuration for PSE tests involving fault conditions (e.g., startup with/without fault conditions, fault detection during normal PSE and DPU operation). The power class of the PSE and of the DPU (as implemented in its Power Classification circuit) shall match together [3].

The ELC (i.e., fault or Error Line Condition) insertion and Power Loss circuit are specified in sections 6.1.1.4 and 6.1.1.5 respectively.



Figure 6-2 requires the ability to collect a time domain measurement of the voltage and current on the line. For example, this could be implemented via an oscilloscope with two channels used to measure the  $V_{DC}$  (through a differential probe) and the  $I_{DC}$  (through a differential probe) with a triggered measurement start.

Figure 6-3 shows the test setup for compliance of the PSE startup in the presence of MELT signature applicable only for copper pair. The MELT signature is defined in section 6.1.1.6.





Figure 6-4 shows the test setup for testing PSE detection of the off-hook phone during startup and normal operation applicable only for copper pair.



Figure 6-4 – Test setup for PSE tests in presence of off-hook phone emulator only for copper pair

Figure 6-5 shows the test setup for testing PSE power class with DPU power signature defined as a pulse current with amplitude 10mA, pulse duration 75ms and period 325ms applicable only for copper pair.



Figure 6-5 – Test setup for PSE power class with DPU power signature defined as a pulse impulse only for copper pair

## 6.1.1.1 DPU Signature circuit

The DPU signature circuit emulates the one implemented in a DPU and it is shown in Figure 6-6 for copper pair and in Figure 6-7 for coaxial cable. A mechanical or solid-state switch shall be located in series with the signature circuit and it has to be controlled such that the signature circuit is applied or removed during the appropriate phases of the startup protocol. An example of a control circuit can be found in Appendix I.



### Figure 6-6 – DPU Signature circuit copper pair



### Figure 6-7 – DPU Signature circuit coaxial cable

The valid signature values specified in TS 101 548-1 [3] are reported in Table 6-1.

| Table 6-1 – Valid parameter values for signature circuit |         |         |  |
|----------------------------------------------------------|---------|---------|--|
| Symbol                                                   | Min     | Max     |  |
| Rv-sig                                                   | 23.7 kΩ | 25.5 kΩ |  |
| CV-SIG                                                   | 50 nF   | 120 nF  |  |

TS 101 548-1 [3] specifies also non-valid signature values. These are reported in Table 6-2.

 Table 6-2 – Non-valid parameter values for signature circuit

| Symbol               | Low   | High  |
|----------------------|-------|-------|
| R <sub>NV</sub> -sig | 15 kΩ | 33 kΩ |
| C <sub>NV</sub> -SIG | 10 µF |       |

## 6.1.1.2 RPF Power Classification circuit

In addition to the detection signature, the DPU includes a power classification signature. The key objectives for the classification circuitry are the following:

- Establish mutual identification of PSE and DPU as enhanced validation mechanism on top of the detection mechanism. This addresses the scenario in which a combination of connected equipment (e.g., phones, fax machines, etc.) would have the same signature as those of a valid DPU.
- Provide power levels interoperability criteria between PSE power classes and DPU power consumption

During the power classification phase, the DPU SHALL present only one power classification signature (V<sub>CLASS</sub>, I<sub>CLASS</sub>) according to Table 6-3. A mechanical or solid-state switch shall be located in series with the classification signature, and it has to be controlled such that the classification signature is applied or removed during the appropriate phases of the startup protocol. An example of a control circuit can be found in 7.9.1.

| Power classification signature | Voltage V <sub>CLASS</sub> at<br>DPU | Current I <sub>CLASS</sub><br>(min) | Current I <sub>CLASS</sub><br>(max) |
|--------------------------------|--------------------------------------|-------------------------------------|-------------------------------------|
| Class SR1                      |                                      | 9 mA                                | 12 mA                               |
| Class SR2                      | 14.5V to 20.5V                       | 17 mA                               | 20 mA                               |
| Class SR3                      |                                      | 26 mA                               | 30 mA                               |

### Table 6-3 – Power Classification signature

During the power classification phase, the PSE SHALL apply the voltage ( $V_{CLASS_PSE}$ ) between 16.5V and 20.5V (section 6.2.2 in [3]) and detect the RPF Power Class based on the measured current ( $I_{CLASS_MEAS}$ ) according to Table 6-4.

| Table 0-4 - RFF Fower Class detection |                                          |                                             |                                          |
|---------------------------------------|------------------------------------------|---------------------------------------------|------------------------------------------|
| RPF power class                       | Voltage V <sub>CLASS_PSE</sub><br>at PSE | Current<br>I <sub>CLASS_MEAS</sub><br>(min) | Current<br>I <sub>CLASS_MEAS</sub> (max) |
| RPF SR1                               |                                          | 8 mA                                        | 13 mA                                    |
| RPF SR2                               | 16.5V to 20.5V                           | 16 mA                                       | 21 mA                                    |
| RPF SR3                               |                                          | 25 mA                                       | 31 mA                                    |

### Table 6-4 – RPF Power Class detection

### 6.1.1.3 Electronic Load

The Electronic Load circuit should apply the load according to Figure 6-8:

- In 3% increments of I<sub>SRimax</sub>, from 10mA to 0.95% × I<sub>SRimin</sub>
  - $\circ \Delta I = 5mA \text{ for SR1}$
  - $\circ$   $\Delta I = 7.5 mA$  for SR2
  - $\circ$   $\Delta I = 10.5 \text{mA}$  for SR3
- In 2mA increments from 0.95×IsRimin to 1.05×IsRimax
- Step time  $T_{STEP} = \ge 30 ms$

**Note:** If measurements are performed manually, T<sub>STEP</sub> could be increased to allow manual measurements of voltage, current, and power.

• Rise time  $T_{RISE} = 20$ ms



**Note:** The rate of change of current shall not exceed 1mA/µs (Table 41 in [3]).

## 6.1.1.4 Error Line Condition (ELC) circuit

The equivalent network model of the above Error Line Condition (ELC) circuit for copper pair shown in Figure 6-9 is defined in section 6.1.1 in [3]. In practical implementations all ELC functions MAY be combined into a single test setup.



Figure 6-9 – ELC reference diagram copper pair

The ELC parameters and detection criteria for copper pair are defined in Table 6-5 (this text and references are taken from Table 8 in TS 101 548-1 [3]).

| Error Line Condition  | Description               | Parameter                                                 | Detection Criteria                   |
|-----------------------|---------------------------|-----------------------------------------------------------|--------------------------------------|
| ELC 0                 | Open tip-to-ring          | $R_{Emin} = 1 M\Omega$                                    | $R_{TR} \ge R_{Emin}$ for a duration |
|                       |                           | $C_{Emax} = 100 \text{ nF}$                               | exceeding 300 ms (see note)          |
|                       |                           |                                                           | $C_{TR} \leq C_{Emax}$               |
| ELC 1                 | Short tip-to-ring         | $R_{Emax} = 140 \Omega$                                   | R <sub>TR</sub> ≤ R <sub>Emax</sub>  |
| ELC 2                 | POTS Exchange             | $U_{\text{TRDCEmax}} = 3 \text{ V}$                       | UTRDC ≥ UTRDCEmax                    |
|                       | (foreign) DC voltage      |                                                           |                                      |
| ELC 3                 | Off-hook phone            | Measured voltage and current in the range below the       |                                      |
|                       |                           | upper limit of the DC characteristics defined in Table 9. |                                      |
| Note: This duration i | s set such that the defir | nition of ELC 0 does not a                                | overlap with the Maintain Power      |
|                       | nition as defined in note |                                                           | •                                    |

**Note 2:** Any surge protectors installed in the cable infrastructure with an operating voltage lower The RPF start-up protocol shall use the detection criteria listed in Table 8 to ensure detection of Error Line Conditions (ELC).

The feed resistance of ELC2 voltage source SHALL be  $500\Omega$ .

The off-hook phone emulator circuit of Figure 6-9 may be used to implement the ELC3 condition.

The upper limits of the off-hook phone DC characteristics in Table 6-6 are specified in Table 9 in [3].

|       | Point                                                                                                     | Voltage (V) | Current (mA) |
|-------|-----------------------------------------------------------------------------------------------------------|-------------|--------------|
|       | A                                                                                                         | 9           | 0            |
|       | В                                                                                                         | 9           | 20           |
|       | С                                                                                                         | 14.5        | 42           |
|       | D                                                                                                         | 40          | 50           |
|       | Ш                                                                                                         | 60          | 56           |
| Note: | Linear interpolation of voltage in function of current shall be used to obtain values between points A-E. |             |              |

The equivalent network model of the ELC circuit for coaxial cable is shown in Figure 6-10 and is defined in section 6.1.1 in [3]. In practical implementations all ELC functions MAY be combined into a single test setup.



The Error Line Condition parameters and detection criteria for the ELC network model are defined in Table 6-7 for coaxial cable (this text and references are taken from Table 4 in TS 101 548-2 [9]).

### Table 6-7 – Error Line Condition Parameters and Detection Criteria coaxial cable

| Error                                                                                                                                                              | Line Condition | Description        | Parameter                                     | Detection Criteria                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                    | ELC 0          | Open<br>CC to OSC  | $R_{Emin} = 1 M\Omega$<br>$C_{Emax} = 100 nF$ | Rcc-osc ≥ R <sub>Emin</sub> for a duration<br>exceeding 300ms (see note)<br>Ccc-osc ≤ C <sub>Emax</sub> |
|                                                                                                                                                                    | ELC 1          | Short<br>CC to OSC | $R_{Emax} = 140 \Omega$                       | $R_{CC-OSC} \leq R_{Emax}$                                                                              |
|                                                                                                                                                                    | ELC 2          | Foreign DC voltage | UCC-OSCDCEmax = 3 V                           | Ucc-oscdc ≥ Ucc-oscdcEmax                                                                               |
| <b>Note:</b> This duration is set such that the definition of ELC 0 does not overlap with the Maintain Power Signature definition as defined in Note 4 of Table 8. |                |                    |                                               |                                                                                                         |

The RPF startup protocol shall use the detection criteria listed in Table 4 to ensure detection of error line conditions (ELC).

**Note 1:** Any non-DC blocking 75  $\Omega$  termination should be replaced by DC blocking components or protected by the diplexer, otherwise the PSE will not start due to the Error Line Condition (ELC1).

**Note 2:** Any surge protectors installed in the cable infrastructure with an operating voltage lower than VPSE as defined in Table 60, should be replaced with a component with an operating voltage exceeding this value.

## 6.1.1.5 Power Loss Circuit

This section specifies the Power Loss circuit used to model a loop resistance Rloop. The Rloop definition can be found in clause 7.5.2.1 of TS 101 548-1 [3] and 7.3.2.1 of TS 101 548-2 [9].

Loop resistance shall be implemented via a resistive network with fixed or tunable resistances at DC expressed in  $\Omega$ s. This resistive value includes the copper loop resistance and any additional resistance between the above interfaces (e.g., a connector, over-current protectors, a power splitter). The resistive power loss circuit for a copper pair is shown in Figure 6-11.



### Figure 6-11 – Resistive network for power loss circuit copper pair

The resistive power loss circuit for a coaxial cable is shown in Figure 6-12.



### Figure 6-12 – Resistive network for power loss circuit coaxial cable

**Note:** Typically, the value of the resistance Rcc of a coax cable is higher than the Rosc for the same distance. The resistive power loss circuit for coaxial cable is a simplification where the Rloop resistance is split evenly over the two legs maintaining an Rloop = Rcc + Rocs.

The copper pair R<sub>loop</sub> values for the power loss circuit of are listed in Table 6-8. These values roughly represent 20, 50, 100, 200, and 250 m loop lengths of cable with a loop resistance of  $0.168\Omega/m$  (0.5 mm section).

| Loop Resistance | Nominal value $\Omega$ |  |  |
|-----------------|------------------------|--|--|
| R1              | 4 ± 5 %                |  |  |
| R2              | 8 ± 5 %                |  |  |
| R3              | 16 ± 5 %               |  |  |
| R4              | 34 ± 5 %               |  |  |
| R5              | 43 ± 5 %               |  |  |

#### Table 6-8 – R<sub>loop</sub> values for power loss circuit copper pair

The coax cable Rloop values for the power loss circuit of are listed in Table 6-9. These values roughly represent 20, 100, 200, 400 and 600 m loop lengths of cable with CC resistance of  $0.01804\Omega/m$  (RG6 coaxial cable type) according to TR-285 Issue 2 [11], where it is assumed the OSC has the same resistivity as the CC.

| Loop Resistance | Nominal value $\Omega$ |
|-----------------|------------------------|
| R1              | 0.8 ± 5 %              |
| R2              | 3.6 ± 5 %              |
| R3              | 7.2 ± 5 %              |
| R4              | 14.4 ± 5 %             |
| R5              | 21.5 ± 5 %             |

### Table 6-9 – R<sub>loop</sub> values for power loss circuit coaxial cable

**Note:** A loop resistance of 21.5 Ohm is considered the maximum practical value for field deployments with coaxial cables.

## 6.1.1.6 MELT signature copper pair

MELT signatures located at the U-R interface are defined in section 6.1.2 in [3].

|   |                                                          | MELT signatur                                                   |                                                                                                                                                                    | Comments                            |
|---|----------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
| 1 |                                                          | Component<br>R<br>U <sub>F(D)</sub>                             | Nominal value<br>470kΩ+/-1%<br>0.7V (at Ir=10mA) +/- 0.1V                                                                                                          | DR type<br>Specified in TR-<br>286  |
| 2 | $ \begin{array}{c}                                     $ | Component<br>R<br>C<br>U <sub>Z(D1)</sub><br>U <sub>Z(D2)</sub> | Nominal value         100kΩ +/- 1%         470nF +/- 1%         6.8V +/- 5% @ 50µA         6.8V +/- 5% @ 50µA                                                      | ZRC type<br>Specified in TR-<br>286 |
| 3 | ☐ R<br>— C                                               | Note 2: addition                                                | Nominal value $20k\Omega +/- 1\%$ $2.2\muF +/- 10\%$ nstant t = R×C ≤ 49ms.nal constraint for PSE supporting POTSreconfiguration Protocol (PRP) is aacceeding 4kΩ. | RC type                             |

### Table 6-10 – MELT signatures

# 6.1.1.7 Off-hook phone emulator circuitry copper pair

This section specifies an off-hook phone emulator circuit which shall be used for testing the PSE detection of the off-hook phone. The purpose of this circuit is to emulate off-hook phone detection on a PSE startup and powering mode, meet requirements for off-hook phone specification according to TS 101 548-1 [3] Table 9 and take into account Note 5 of Table 41 [3].

The off-hook emulator circuitry is presented in Figure 6-13.



Figure 6-13 – Off-hook emulator circuitry

Purpose of switches S1 to S5 is to emulate the off-hook phone behavior during different phases of RPF PSE operations: detection, classification and normal operation when PSE is powering DPU according to the voltage/current characteristics of the off-hook phone defined in Table 6-6.

Off-hook phone behavior during the detection phase of PSE start up at  $I_{S1@9V}=19mA$  and  $I_{S4@9V}=7.6$  mA is emulated with switches S1 and S4 turned on.

Off-hook phone behavior during the classification phase of PSE start up at  $I_{S2@18V}$ =48.7mA and  $I_{S3@18V}$ =750 mA is emulated with switches S2 and S3 turned on.

Off-hook phone behavior during the normal PSE operation supplying power to DPU at  $I_{S4@57V}=55.6$ mA and  $I_{S5@18V}=5.56$ A is emulated with switches S4 and S5 turned on.

Purpose of switch S6 is to test immunity of the PSE off-hook detection circuitry to load transients below  $1mA/\mu s$  (Table 41 in [3]).

The off-hook emulator components are listed in Table 6-11.

| Component                                                                                                                                                        | Nominal value                 |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--|--|--|
| Component                                                                                                                                                        |                               |  |  |  |
| BR                                                                                                                                                               | 80V-100V, 5A bridge rectifier |  |  |  |
| D1                                                                                                                                                               | 3V+/-5% Zener diode           |  |  |  |
| D2, D3                                                                                                                                                           | 9.1V+/-5% Zener diode         |  |  |  |
| R1                                                                                                                                                               | 240Ω ± 1 %                    |  |  |  |
| R2                                                                                                                                                               | 154Ω ± 1 %                    |  |  |  |
| R3                                                                                                                                                               | 10Ω ± 1 %                     |  |  |  |
| R4                                                                                                                                                               | 1000Ω ± 1 %                   |  |  |  |
| R5                                                                                                                                                               | 100Ω ± 1 %                    |  |  |  |
| R6                                                                                                                                                               | 453Ω ± 5 % (Note 1)           |  |  |  |
| L1                                                                                                                                                               | 70mH ± 10 % (Note 2, Note 3)  |  |  |  |
| S1,S2,S3,S4,S5,S6                                                                                                                                                | Toggle switches (Note 4)      |  |  |  |
| <b>Note 1:</b> Resistance value of R6 includes the DC resistance of inductor L1.<br><b>Note 2:</b> Parasitic capacitance of inductor L1 shall be less than 10pF. |                               |  |  |  |

### Table 6-11 – Off-hook emulator components

**Note 3:** Inductor L1 can be replaced by another electronic circuit to limit the dl/dt. **Note 4:** Upon closure, the toggle switch shall not limit the dl/dt below 10mA/µs.

# 6.1.1.8 Test setup for PSE voltage verification in the absence of false ELC3 detection copper pair

This section describes the test setup for PSE voltage verification in the absence of false ELC3 detection, according to Note 5 of Table 41 of TS 101 548-1 [3].



The test setup is shown in Figure 6-14.

### Figure 6-14 – Test setup for PSE voltage verification in the absence of false ELC3 detection

The test setup components are listed in Table 6-12.

| Table 6-12 – Test setup components                                     |                                                                                            |  |  |  |  |
|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|--|--|--|
| Component                                                              | Nominal value                                                                              |  |  |  |  |
| R1                                                                     | 5110 Ω +/-1%                                                                               |  |  |  |  |
| R2                                                                     | 174 Ω +/-1%                                                                                |  |  |  |  |
| R3                                                                     | 2430 Ω +/-1%                                                                               |  |  |  |  |
| R4                                                                     | 543 Ω +/-1%                                                                                |  |  |  |  |
| LO                                                                     | 70mH +/-10% (Note 1)                                                                       |  |  |  |  |
| M1,M2,M3,M4 (MOSFETs)                                                  | Vdsmax=100V, Rdson ≤ 1Ω                                                                    |  |  |  |  |
| S1                                                                     | Toggle Switch                                                                              |  |  |  |  |
| Timing control block                                                   | Vendor discretionary, for example a MCU, a FPGA or a timing circuit on discrete components |  |  |  |  |
| Note 1: Parasitic capacitance of the inductor shall be less than 10pF. |                                                                                            |  |  |  |  |

#### Table 6-12 – Test setup components

MOSFETs M1, M2, M3 and M4 operate as switches which are controlled by the Timing control block. Switch S1 can be either operated by the timing control block or can be controlled manually. The timing block and the optional manual control shall alter the state of the test setup starting from the Initial state, through A, B, C, D, E, F, till the End state, as defined in Table 6-13.

| Test setup states | Initial | Α      | В  | С      | D      | Е      | F  | End |
|-------------------|---------|--------|----|--------|--------|--------|----|-----|
| Duration          | n/a     | t1     | 5s | 240ms  | 0.5ms  | 4ms    | 5s | n/a |
| Applicable notes  |         | Note 1 |    | Note 2 | Note 3 | Note 4 |    |     |

### Table 6-13 – Test setup state definition and timing specification

|                                                                                                                                                                                                                                                                                                                                                                    |        |        |      |      |      | 0    |      |      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|------|------|------|------|------|------|
| S1 state:                                                                                                                                                                                                                                                                                                                                                          | closed | closed | open | open | open | open | open | open |
| M1 state:                                                                                                                                                                                                                                                                                                                                                          | OFF    | ON     | ON   | OFF  | OFF  | OFF  | OFF  | OFF  |
| M2 state:                                                                                                                                                                                                                                                                                                                                                          | OFF    | OFF    | OFF  | OFF  | ON   | OFF  | OFF  | OFF  |
| M3 state:                                                                                                                                                                                                                                                                                                                                                          | OFF    | OFF    | OFF  | OFF  | ON   | ON   | ON   | ON   |
| M4 state:                                                                                                                                                                                                                                                                                                                                                          | OFF    | OFF    | OFF  | OFF  | OFF  | OFF  | ON   | ON   |
| Note 1: t1 SHALL be between 1s and 5s.<br>Note 2: In state C, the line current shall be below 10mA for at least 240ms but no longer than 250ms.<br>Note 3: In state D, the time derivative of the line current shall exceed 1mA/µs after M2 and M3 are closed, and the line current shall be above 25mA but below 373mA for at least 0.5ms but no longer than 1ms. |        |        |      |      |      |      |      |      |

Note 4: In state E, the line current shall be below 25mA for at least 4ms, but no longer than 5ms.

The Line currents and the timing diagram of the MOSFETs M1, M2, M3 and M4 are illustrated in Figure 6-15.



Figure 6-15 – Line currents and the timing diagram of the MOSFETs

# 6.1.2 Test setup for DPU functional testing

## 6.1.2.1 Test setup for DPU power sharing test

Figure 6-16 shows the test setup for DPU power sharing test. While two test methods, Method A (defined in 8.2.1) and Method B (defined in 8.2.2), are eligible for measuring power extracted by the DPU, multi-channel voltmeter is only used in test Method A.



(1) Multi-channel voltage meter is only required when using method A

### Figure 6-16 – Test setup for DPU power sharing testing

The test setup makes use of external power splitters, so that the G.fast signal is separated from the measuring equipment, power loss circuit and voltage source.

When using Method A, the average power at the U-O interface for every port of the DPU is determined by subtracting power loss between U-O and U-R from the injected power at U-R. This is achieved by measuring the loop resistance between U-R and U-O and the voltage at U-R once and sampling the line current periodically for each port of the DPU.

Method B relies on the RPF performance monitoring object "DPU extracted Energy counter (CURR/PREV\_NE\_15\_EE)", as defined in G.997.2 [6], to calculate the average power at U-O for every port of the DPU.

### 6.1.2.1.1 Power loss circuit with Shunt resistor

The Power loss circuit with Shunt resistor is shown in Figure 6-17. It contains two shunt resistors ( $R_{shunt}$ ) and two fixed or tunable resistors ( $R_{drop}$ ). One shunt resistor is used by the multi-channel voltmeter to measure the line current. The two fixed or tunable resistors are selected or tuned such that the loop resistance between U-R and U-O (as defined in clause 7.5.2.1 of TS 101 548-1 [3] and clause 7.5.2.1 of TS 101 548-2 [9]), for every port of the DPU, complies to Table 8-3 for twisted pair or complies to Table 8-4 for coaxial cable.



Figure 6-17 – Power loss circuit with shunt resistor

## 6.1.2.1.2 Power splitter

The power splitter shall comply to the "CPE – case 1" power splitter as defined in clause 8.3.5 of TS 101 548-1 [3], whereby:

- The "Power only" interface corresponds to the U-R2P interface of a power splitter
- The "Data and Power" interface corresponds to the U-R interface of a power splitter
- The "Data out" interface corresponds to the U-R2 interface of a power splitter
- The coax power splitter must have  $75\Omega$  impedance on the U-R and U-R2 interface

The power splitter class refers to clause 8.2 of TS 101 548-1 [3] or to clause 8.1 of TS 101 548-2 [9] and shall be defined by the DPU manufacturer.

## 6.1.2.1.3 G.fast CPE

The G.fast CPE is to be selected by the DPU manufacturer.

### 6.1.2.1.4 Voltage source VPSE

The voltage source shall apply a DC voltage between 55.75V and 60V. The output of the voltage source shall be isolated from the earth ground, the isolation shall comply with clause 7.5.1.2 of TS 101 548-1 [3]. The available output power and output impedance shall be ample so that the output voltage shall remain between 55.75V and 60V under any DPU load condition, including inrush current. According to clause 7.3.3 of TS 101 548-2 [9] the CC at U-O interfaces shall be the negative terminal, the OSC at the U-O interface shall be the positive terminal. Applying a voltage up to 60 V with the opposite polarity shall not damage the DPU, however normal operation is not required.

To simplify the setup the following is allowed:

- Multiple lines may be fed by a single voltage source
- If multiple voltage sources are used, the negative pole of each voltage source may be interconnected

## 6.1.2.1.5 Multi-channel voltmeter

The multi-channel voltmeter shall have a least one channel for every port of the DPU. The input impedance of each channel shall exceed  $5M\Omega$ . Filtering or averaging may be applied over the sample acquisition time. The multi-channel voltmeter shall be able to sample at least one channel per second.

## 6.1.2.2 Test setup for DPU Signature resistor test

Figure 6-18 shows the test setup for the DPU Signature resistor (RSIG) test.



Figure 6-18 – Power Test setup for DPU Signature resistor test

## 6.1.3 Test setup for system level RPF testing

## 6.1.3.1 Test Configurations

### 6.1.3.1.1 Ethernet/IP Traffic Setup

See Section 5.1.1 in TR-380 [7].

## 6.1.3.1.2 Ethernet Traffic Frame Sizes

See Section 5.1.2 in TR-380 [7] .

## 6.1.3.1.3 Physical Layer Test Setup

See Section 5.1.3 in TR-380 [7].

## 6.1.3.2 System Under Test (SUT) settings

See Section 5.3 in TR-380 [7].

## 6.1.3.3 Test Loop Topologies

Single line tests (non-vectored) are performed on the TP-100 twisted pair loop type. See Section 5.4.1.1 in TR-380 [7].

## 6.1.3.4 Test Noise

See Section 5.4.2.1 in TR-380 [7].

### 6.1.3.5 Management of the SUT

See Section 5.4.5 in TR-380 [7].

## 6.1.4 Test Setup characteristics

### 6.1.4.1 Temperature and humidity

The ranges of temperature and humidity of the test facility, over the entire time for which the tests are conducted, SHALL be recorded in a manner similar to that shown in Table 6-14 and SHALL be included as part of the test report.

The measured temperatures and humidities SHOULD be within the acceptable ranges below:

- Temperature: between 15°C (59°F) and 35°C (95°F)
- Humidity: between 5% and 85%

#### Table 6-14 – Temperature and Humidity Range of Test Facility

| Parameter   | High | Low |
|-------------|------|-----|
| Temperature |      |     |
| Humidity    |      |     |

### 6.1.4.2 AC voltage

The AC voltage used to power the PSEs SHALL be recorded as shown in Table 6-15 and included in the test report.

Voltage measurements SHALL be performed three times over the entire time tests are conducted; and, in case of testing of a multi-line DPU, the voltage measurements SHALL be taken over three of the power sources to which the PSEs are connected.

#### Table 6-15 – AC voltage measurements of Test Facility

| Parameter                                          | Begin test session | Middle test session | End test session |  |  |
|----------------------------------------------------|--------------------|---------------------|------------------|--|--|
| AC voltage-1                                       |                    |                     |                  |  |  |
| AC voltage-2 (NOTE)                                |                    |                     |                  |  |  |
| AC voltage-3 (NOTE)                                |                    |                     |                  |  |  |
| Note: This applies only to multi-line DPU testing. |                    |                     |                  |  |  |

The measured AC voltages SHOULD be within the acceptable ranges below depending on the region the PSE is tested for:

- Europe: 230Vac ± 10% @50Hz
- North America: 120Vac ± 10% @60Hz
- China: 220Vac ± 10% @50Hz
- Japan: 100Vac ± 10% @50Hz or 60Hz

# 7 PSE standalone functional testing

Purpose of this testing is to verify that a Power Source Equipment (PSE) implementation complies with the TS 101 548-1 [3] or TS 101 548-2 [9] requirements. Section 7 specifies functional and safety test cases for the PSE standalone test setup.

Test cases include test procedures and pass/fail requirements for different stages of PSE operation: in presence of error line conditions, during startup and in normal operation (i.e., steady state when PSE reversely powers a DPU). These tests are applicable to the one-box and two-box solutions.

An example of a DPU emulator is given in Appendix I.

# 7.1 ELC testing during startup

The purpose of this test is to verify that a PSE performs detection and protection functions during start up in presence of the following error line conditions (ELC):

- ELC0 open circuit between tip and ring or CC and OCS
- ELC1 short circuit between tip and ring or CC and OCS •
- ELC2 foreign voltage or CC and OCS
- ELC3 off-hook phone model only for copper pair

### 7.1.1 ELC0- open tip-to-ring test and CC to OCS test

Test requirement: Mandatory.

This test applies to twisted pair or coaxial cable operation.

### 7.1.1.1 Test Setup.

- 1. The PSE and the DPU emulator SHALL be connected to the test setup shown in Figure 6-2.
- 2. The ELC copper pair insertion circuit SHALL be set to ELC0, see Figure 6-9 and Table 6-5.
- 3. The ELC coaxial cable insertion circuit SHALL be set to ELC0, see Figure 6-10 and Table 6-7.
- 4. The copper pair loop resistor  $R_{loop}$  SHALL be set to R5, see Table 6-8.
- 5. The coaxial cable loop resistor R<sub>loop</sub> SHALL be set to R5, see Table 6-9
- 6. The DPU signature  $R_{V-SIG}$  SHALL be set to 24.9k $\Omega$  +/-1%.
- 7. The RPF Power Class resistor SHALL be set to the power class that corresponds to the tested PSE power class, see Table 6-4.
- 8. The electronic load (I<sub>SRi</sub>) SHALL be set to 10mA, see 6.1.1.3.

## 7.1.1.2 Method of Procedure

- 1. Apply input power to the PSE, wait until the PSE is fully operational, and connect the PSE to the test setup.
- 2. Wait 5 seconds, then measure output voltage at the PSE.
- 3. Disconnect the PSE from the test setup.
- 4. Create the ELC0 condition.
- 5. Reconnect the PSE to the test setup.
- 6. Wait 5 seconds, then measure the output voltage over a 5 second period at the PSE. Record the peak value during this period.
- Record if the device indicated an ELC0 failure condition.
   Remove the ELC0 condition.
- 9. Wait 5 seconds, then measure output voltage at the PSE.

## 7.1.1.3 Report

- 1. The measured output voltage in step 2.
- 2. The measured output voltage in step 6.
- 3. The measured peak output voltage during step 6.
- 4. Report whether PSE provided indication of detected ELC0 condition [yes/no].
- 5. The measured output voltage in step 9.

## 7.1.1.4 Expected Results

- 1. In step 2, the measured output voltage SHALL be in the range of 55.75-60V.
- 2. In step 6, the measured peak voltage on the line SHALL NOT exceed 30V.
- 3. In step 9, the measured output voltage SHALL be in the range of 55.75-60V.

## 7.1.2 ELC1-Short tip-to-ring test and CC to OSC test

Test requirement: Mandatory.

This test applies to twisted pair or coaxial cable operation.

## 7.1.2.1 Test Setup

- 1. The PSE and DPU emulator SHALL be connected to the test setup shown in Figure 6-2.
- 2. The ELC copper pair insertion circuit SHALL be set to ELC1, see Figure 6-9 and Table 6-5.
- 3. The ELC coaxial cable insertion circuit SHALL be set to ELC1, see Figure 6-10 and Table 6-7.
- 4. The copper pair loop resistor R<sub>loop</sub> SHALL be set to R5, see Table 6-8.
- 5. The coaxial cable loop resistor R<sub>loop</sub> SHALL be set to R5, see Table 6-9.
- 6. The DPU signature  $R_{V-SIG}$  SHALL be set to 24.9k $\Omega$  +/-1%.
- 7. The RPF Power Class resistor SHALL be set to the power class that corresponds to the tested PSE power class, see Table 6-4.
- 8. The electronic load (I<sub>SRi</sub>) SHALL be set to 10mA, see 6.1.1.3.

## 7.1.2.2 Method of Procedure

- 1. Apply input power to the PSE, wait until the PSE is fully operational, and connect the PSE to the test setup.
- 2. Wait 5 seconds, then measure output voltage at the PSE.
- 3. Disconnect the PSE from the test setup.
- 4. Create the ELC1 condition.
- 5. Reconnect the PSE to the test setup.
- 6. Wait 5 seconds, then measure output voltage and current at the PSE.
- 7. Record if the device indicated an ELC1 failure condition
- 8. Remove the ELC1 condition.
- 9. Wait 5 seconds, then measure output voltage at the PSE.

## 7.1.2.3 Report

- 1. The measured output voltage in step 2.
- 2. The measured output voltage in step 6.
- 3. Report whether PSE provided indication of detected ELC1 condition [yes/no].
- 4. The measured output voltage in step 9.

## 7.1.2.4 Expected Results

- 1. In step 2, the measured output voltage SHALL be in the range of 55.75-60V.
- 2. In step 6, the measured output voltage SHALL be less than 1V and the measured output current SHALL be less than 10 mA.

3. In step 9, the measured output voltage SHALL be in the range of 55.75-60V.

### 7.1.3 ELC2-Foreign voltage test

Test requirement: Mandatory.

This test verifies the ability of the PSE to detect and react to the presence of a foreign voltage on the line. This test applies to copper pair or coaxial cable operation.

## 7.1.3.1 Test Setup

- 1. The PSE and DPU emulator SHALL be connected to the test setup shown in Figure 6-2.
- 2. The ELC copper pair insertion circuit SHALL be set to ELC2, see Figure 6-9 and Table 6-5.
- 3. The ELC coaxial cable insertion circuit SHALL be set to ELC2, see Figure 6-10 and Table 6-7.
- 4. The copper pair loop resistor R<sub>loop</sub> SHALL be set to R5, see Table 6-8.
- 5. The coaxial cable loop resistor  $R_{loop}$  SHALL be set to R5, see Table 6-9
- 6. The DPU signature  $R_{V-SIG}$  SHALL be set to 24.9k $\Omega$  +/-1%.
- 7. The RPF Power Class resistor SHALL be set to the power class that corresponds to the tested PSE power class, see Table 6-4.
- 8. The electronic load (I<sub>SRi</sub>) SHALL be set to 10mA, see 6.1.1.3.

## 7.1.3.2 Method of Procedure

- 1. Apply input power to the PSE, wait until the PSE is fully operational, and connect the PSE to the test setup.
- 2. Wait for 5 seconds, then measure output voltage at the PSE.
- 3. Disconnect the PSE from the test setup.
- 4. Create the ELC2 condition by inserting the voltage of 3Vdc with Plus connected to the copper pair Tip and Minus connected to the Ring for copper pair or the voltage of 3Vdc with Plus connected to the CC and Minus connected to the OSC for coaxial cable
- 5. Reconnect the PSE to the test setup.
- 6. Wait for 5 seconds, then measure output voltage at the PSE.
- 7. Record if the device indicated an ELC2 failure condition.
- 8. Remove the ELC2 condition.
- 9. Wait for 5 seconds, then measure output voltage at the PSE.
- 10. Disconnect the PSE from the test setup.
- 11. Repeat steps 4-9 with the ELC2 voltage of 40Vdc and 60Vdc.
- 12. Reverse the polarity of the ELC2 voltage.
- 13. Repeat steps 5-10.

### 7.1.3.3 Report

- 1. The measured output voltage in step 2.
- 2. The measured output voltage in step 6.
- 3. Report whether PSE provided indication of detected ELC2 condition [yes/no].
- 4. The measured output voltage in step 9.

### 7.1.3.4 Expected Results

- 1. In step 2, the measured output voltage SHALL be in the range of 55.75-60V.
- 2. In step 6, the measured output voltage SHALL NOT exceed ELC2 voltage.
- 3. In step 9, the measured output voltage SHALL be in the range of 55.75-60V.

## 7.1.4 ELC3-Off-hook phone test

Test requirement: Mandatory.

This test verifies the off-hook detection by the PSE during the startup phase (MDSU detection and classification). This test in only applicable to twisted pair operation.

## 7.1.4.1 Test Setup

- 1. The PSE and DPU emulator SHALL be connected to the test setup shown in Figure 6-4.
- 2. Off-hook emulator circuitry SHALL be connected with toggle switches S1...S6 in an off position (see Figure 6-13).
- 3. The loop resistor  $R_{loop}$  SHALL be set to R5, see Table 6-8.
- 4. The DPU signature  $R_{V-SIG}$  SHALL be set to 24.9k $\Omega$  +/-1%.
- 5. The RPF Power Class resistor SHALL be set to the power class that corresponds to the tested PSE power class, see Table 6-4.
- 6. The electronic load (I<sub>SRi</sub>) SHALL be set to 10mA, see 6.1.1.3.

## 7.1.4.2 Method of Procedure

- 1. Apply input power to the PSE, wait until the PSE is fully operational, and connect the PSE to the test setup.
- 2. Wait 5 seconds, then measure output voltage at the PSE.
- 3. Disconnect the PSE from the test setup.
- 4. Turn on switch S1.
- 5. Reconnect the PSE to the test setup.
- 6. Wait 1 second, then measure output voltage at the PSE (see Note 1).
- 7. Turn off switch S1.
- 8. Wait 5 seconds, then measure output voltage at the PSE.
- 9. Disconnect the PSE from the test setup.
- 10. Turn on switch S4.
- 11. Reconnect the PSE to the test setup.
- 12. Wait 1 second, then measure output voltage at the PSE (see Note 1).
- 13. Turn off switch S4.
- 14. Wait 5 seconds, then measure output voltage at the PSE.
- 15. Disconnect the PSE from the test setup.
- 16. Turn on switch S2.
- 17. Reconnect the PSE to the test setup.
- 18. Wait 1 second, then measure output voltage at the PSE (see Note 1).
- 19. Turn off switch S2.
- 20. Wait 5 seconds, then measure output voltage at the PSE.
- 21. Disconnect the PSE from the test setup.
- 22. Turn on switch S3.
- 23. Reconnect the PSE to the test setup.
- 24. Wait 1 second, then measure output voltage at the PSE (see Note 1).
- 25. Turn off switch S3.
- 26. Wait 5 seconds, then measure output voltage at the PSE.
- **Note 1:** Voltage measurements SHALL NOT be made during the PSE detection or classification phase, where the PSE may inject voltage onto the line for the purpose of DPU detection or classification.

## 7.1.4.3 Report

- 1. The measured DC output voltage in steps 2, 6, 8, 12, 14, 18, 20, 24, 26.
- 2. Report whether PSE provided indication of detected ELC3 condition [yes/no].

## 7.1.4.4 Expected Results

- 1. In step 2, the measured output voltage SHALL be in the range of 55.75-60V.
- 2. In step 6, the measured output voltage SHALL be less than 1V.
- 3. In step 8, the measured output voltage SHALL be in the range of 55.75-60V.
- 4. In step 12, the measured output voltage SHALL be less than 1V.
- 5. In step 14, the measured output voltage SHALL be in the range of 55.75-60V.

- 6. In step 18, the measured output voltage SHALL be less than 1V.
- 7. In step 20, the measured output voltage SHALL be in the range of 55.75-60V.
- 8. In step 24, the measured output voltage SHALL be less than 1V.
- 9. In step 26, the measured output voltage SHALL be in the range of 55.75-60V.

## 7.2 Startup tests

#### 7.2.1 Line detection test during startup

#### Test requirement: Mandatory.

Purpose of this test is to ensure that a PSE can start up upon detection of the valid DPU signature and to test a PSE ability to detect non-valid DPU signature values. This test applies to twisted pair or coaxial cable operation.

## 7.2.1.1 Test Setup

- 1. The PSE and DPU emulator SHALL be connected to the test setup shown in Figure 6-1.
- 2. The copper pair loop resistor  $R_{loop}$  SHALL be set to R1, see Table 6-8. 3. The coaxial cable loop resistor  $R_{loop}$  SHALL be set to R1, see Table 6-9.
- 4. The DPU signature  $R_{V-SIG}$  SHALL be set to 24.9k $\Omega$  +/-1%.
- 5. The RPF Power Class resistor SHALL be set to the power class that corresponds to the tested PSE power class, see Table 6-4.
- 6. The electronic load (I<sub>SRi</sub>) SHALL be set to 10mA, see 6.1.1.3.

## 7.2.1.2 Method of Procedure

- 1. Apply input power to the PSE, wait until the PSE is fully operational, and connect the PSE to the test setup.
- 2. Wait 5 seconds, then measure PSE output voltage.
- 3. Disconnect the PSE from the test setup.
- 4. Set DPU signature  $R_{V-SIG}$  to 33.6 K +/-1%.
- 5. Reconnect the PSE to the test setup.
- 6. Wait 5 seconds, then measure PSE output voltage over a 5 second period. Record the peak value during this period.
- 7. Disconnect the PSE from the test setup.
- 8. Set DPU signature R<sub>V-SIG</sub> to 14.7 K +/-1%.
- 9. Repeat steps 5-7.
- 10. Set the copper pair loop resistor R<sub>loop</sub> to R5, see Table 6-8.
- 11. Set the coaxial cable loop resistor  $R_{loop}$  to R5, see Table 6-9.
- 12. Repeat steps 1-9.

## 7.2.1.3 Report

- 1. The measured output voltage in step 2.
- 2. The measured peak output voltage in step 6.

## 7.2.1.4 Expected Results

- 1. In step 2, the measured output voltage SHALL be in the range of 55.75-60V.
- 2. In step 6, the measured peak output voltage SHALL be less than 10V.

## 7.2.2 Test of PSE RPF power classes and classification signature

Test requirement: Mandatory.

This test verifies the correct matching of the PSE and DPU power class. This test applies to copper pair or coaxial cable operation.

## 7.2.2.1 Test Setup

- 1. The PSE and DPU emulator SHALL be connected to the test setup shown in Figure 6-1.
- 2. The copper pair loop resistor R<sub>loop</sub> SHALL be set to R1, see Table 6-8.
- 3. The coaxial cable loop resistor R<sub>loop</sub> SHALL be set to R1, see Table 6-8
- 4. The DPU signature  $R_{V-SIG}$  SHALL be set to 24.9k $\Omega$  +/-1%.
- 5. The DPU emulator Power Class resistor SHALL be set
  - a. (Case 1: PSE and DPU power classes match) to the power class that corresponds to the tested PSE power class, see Table 6-4.
  - b. (Case 2: PSE and DPU power classes mismatch) as follows:
    - i. For PSE class SR3, set DPU emulator to class SR2 (see Table 6-4)
    - ii. For PSE class SR2, set DPU class SR3 (see Table 6-4)
    - iii. For PSE class SR1, set DPU emulator to SR2 (see Table 6-4)
  - c. (Case 3: PSE and DPU power classes mismatch) as follows:
    - i. For PSE class SR3, set DPU emulator to class SR1 (see Table 6-4)
    - ii. For PSE class SR2, set DPU class SR1 (see Table 6-4)
    - iii. For PSE class SR1, set DPU emulator to SR3 (see Table 6-4)
- 6. The electronic load (IsRi) SHALL be set to 10mA, see 6.1.1.3.

## 7.2.2.2 Method of Procedure

- 1. Set the DPU emulator power class resistor according to Case 1 settings.
- 2. Apply input power to the PSE, wait until the PSE is fully operational, and connect the PSE to the test setup.
- 3. Wait 5 seconds, then measure output voltage at the PSE.
- 4. Disconnect the PSE from the test setup.
- 5. Repeat steps 2-4 for Case 2 and Case 3 power class settings.

## 7.2.2.3 Report

1. The measured output voltage in step 3.

## 7.2.2.4 Expected Results

- 1. In step 3,
  - a. For Case 1: DC output voltage SHALL in the range 55.75-60V, which indicates that PSE and DPU power classes match.
  - b. For Case 2: PSE voltage pulses SHALL be less than 20.5V on U-R interface, which indicates that PSE and DPU power classes do not match.
  - c. For Case 3: PSE voltage pulses SHALL be less than 20.5V on U-R interface, which indicates that PSE and DPU power classes do not match.

## 7.2.3 Startup in presence of MELT signature

Test requirement: Mandatory.

This test verifies the correct operation of the PSE in the presence of a MELT signature. This test applies to copper pair operation.

## 7.2.3.1 Test Setup

- 1. The PSE and DPU emulator SHALL be connected to the test setup shown in Figure 6-3.
- 2. The loop resistor R<sub>loop</sub> SHALL be set to R5, see Table 6-8.
- 3. The DPU signature  $R_{V-SIG}$  SHALL be set to 24.9k $\Omega$  +/-1%.
- 4. The RPF Power Class resistor SHALL be set to the power class that corresponds to the tested PSE power class, see Table 6-4.
- 5. The electronic load (I<sub>SRi</sub>) SHALL be set to 10mA, see section 6.1.1.3.
- 6. The MELT signature SHALL be set to DR type, see Table 6-10.

## 7.2.3.2 Method of Procedure

- 1. Apply input power to the PSE, wait until the PSE is fully operational, and connect the PSE to the test setup.
- 2. Wait 5 seconds, then measure output voltage at the PSE.
- 3. Disconnect the PSE from the test setup.
- 4. Repeat steps 1-3 with the MELT signature set to ZRC type and RC type.

## 7.2.3.3 Report

1. The measured output voltage in step 2.

## 7.2.3.4 Expected Results

1. In step 2, the measured output voltage SHALL be in the range of 55.75-60V.

## 7.3 Normal operation tests

The purpose of this test is to verify that the output voltage, continuous output current and continuous output power of a PSE in a normal operation state (i.e., steady state when PSE reversely powers a DPU) comply with Table 7-1. Electrical parameters in Table 7-1 are originally defined in Table 35 in [3].

PSE electrical specification applies to U-R interface when a power splitter is integrated in a PSE. When an external power splitter is used as a standalone device, Table 7-1 applies to U-R2P interface.

| Parameter                                         | Symbol | Unit | Min       | Max                       | Comments                                                                                                                 |
|---------------------------------------------------|--------|------|-----------|---------------------------|--------------------------------------------------------------------------------------------------------------------------|
| Output voltage                                    | VPSE   | V    | 55.7      | 60                        | Typical 57V.                                                                                                             |
|                                                   | VI SE  | v    | 5         | 00                        | Total output voltage<br>deviation, including initial<br>set up, load/ line,<br>temperature regulations is<br>+5%, -2.2%. |
|                                                   |        |      |           |                           | Up to 60V allow for transient conditions (NOTE 2).                                                                       |
| Continuous output<br>current for RPF Class<br>SR1 | ISR1   | mA   | 161       | Pout_SR<br>1-MAX/<br>VPSE | NOTE 1                                                                                                                   |
| Continuous output<br>current for RPF Class<br>SR2 | ISR2   | mA   | 241       | Pout_SR<br>2-MAX/<br>VPSE | NOTE 1                                                                                                                   |
| Continuous output<br>current for RPF Class<br>SR3 | ISR3   | mA   | 336       | Pout_SR<br>3-MAX/<br>VPSE | NOTE 1                                                                                                                   |
| Continuous output power for Class SR1             | PSR1   | W    | 8.98      | 10                        | PSRimin=VPSEmin×ISRim<br>in                                                                                              |
| Continuous Output power<br>for Class SR2          | PSR2   | W    | 13.4<br>4 | 15                        | PSRimax=VPSEmax×ISRi<br>max                                                                                              |
| Continuous Output power<br>Class SR3              | PSR3   | W    | 18.7<br>3 | 21                        | where i is 1,2 and 3                                                                                                     |
| Overload time limit                               | TCUT   | ms   | 50        | 75                        | NOTE 1                                                                                                                   |

#### Table 7-1 – PSE electrical specification on U-R interface

| taken during power up<br>1ms after VPSE > 30V. |
|------------------------------------------------|
|------------------------------------------------|

| Ν | ote | 1 | i |  |
|---|-----|---|---|--|
|   |     |   |   |  |

- The PSE shall remain in a normal operation state if ISRi remains below ISRimin, in a) absence of any fault condition.
- The PSE shall remain in a normal operation state, in absence of any fault condition (for b) example ELC1) if ISRi exceeds ISRimin or ISRimax, but for no longer than TCUTmin.
- If ISRi exceeds ISRimin for longer than TCUTmin, the PSE may return to guiescent state: c) or it may remain in a normal operation state in absence of any fault condition.
- d) If ISRi exceeds ISRimax for longer than TCUTmax, the PSE shall return to quiescent state.

Note 2: VPSE is a PSE output voltage and is measured according to IEC62368-1 edition 2.0, paragraph 6.2.2.

## 7.3.1 PSE operation in presence of ELC1 (short circuit)

Test requirement: Mandatory.

This test verifies the short-circuit detection during PSE normal operation. This test applies to copper pair or coaxial cable operation.

## 7.3.1.1 Test Setup

- 1. The PSE and DPU emulator SHALL be connected to the setup shown in Figure 6-2
- 2. The ELC copper pair insertion circuit SHALL be set to ELC1, see Figure 6-9 and Table 6-5.
- 3. The ELC coaxial cable insertion circuit SHALL be set to ELC1, see Figure 6-10 and Table 6-7.
- 4. The copper pair loop resistor R<sub>loop</sub> SHALL be set to R5, see Table 6-8.
- 5. The coaxial cable loop resistor R<sub>loop</sub> SHALL be set to R5, see Table 6-9,
- 6. The DPU signature  $R_{V-SIG}$  SHALL be set to 24.9k $\Omega \Omega$  +/-1%. 7. The RPF Power Class resistor SHALL be set to the power class that corresponds to the tested PSE power class, see Table 6-4.
- 8. The electronic load (I<sub>SRi</sub>) SHALL be set to 10mA, see 6.1.1.3.

## 7.3.1.2 Method of Procedure

- 1. Apply input power to the PSE, wait until the PSE is fully operational, and connect the PSE to the test setup.
- 2. Wait 5 seconds, then measure output voltage at the PSE.
- 3. Create the ELC1 condition.
- 4. Wait 5 seconds, then measure output voltage and current at the PSE.
- 5. Remove the ELC1 condition.
- 6. Wait 5 seconds, then measure output voltage at the PSE.

## 7.3.1.3 Report

- The measured output voltage in step 2.
   The measured output voltage in step 4.
- 3. Report whether PSE provided indication of detected ELC1 condition [yes/no].
- 4. The measured output voltage in step 6.

## 7.3.1.4 Expected Results

1. In step 2, the measured output voltage SHALL be in the range of 55.75-60V.

- 2. In step 4, the measured output voltage SHALL less than 1V and the measured output current shall be less than 10 mA.
- 3. In step 6, the measured output voltage SHALL be in the range of 55.75-60V.

## 7.3.2 **PSE** operation in presence of ELC3 (off-hook phone)

Test requirement: Mandatory.

This test covers the off-hook detection during normal operation, taking into account the dl/dt generated by the off-hook. Specific order in which the switches should be turned on (and turned off) is described in Section 6.1.1.7. This test applies to copper pair operation.

## 7.3.2.1 Test Setup

- 1. The PSE and DPU emulator SHALL be connected to the test setup shown in Figure 6-4.
- 2. Off-hook emulator circuitry SHALL be connected with toggle switches S1...S6 in an off position.
- 3. The loop resistor  $R_{loop}$  SHALL be set to R5, see Table 6-8.
- 4. The DPU signature  $R_{V-SIG}$  SHALL be set to 24.9k $\Omega$  +/-1%.
- 5. The RPF Power Class resistor SHALL be set to the power class that corresponds to the tested PSE power class, see Table 6-4.
- 6. The electronic load (I<sub>SRi</sub>) SHALL be set to 10mA, see 6.1.1.3.

## 7.3.2.2 Method of Procedure

- 1. Apply input power to the PSE, wait until the PSE is fully operational, and connect the PSE to the test setup.
- 2. Wait 5 seconds, then measure output voltage at the PSE.
- 3. Turn on switch S4.
- 4. Wait 1 second, then measure output voltage at the PSE (see Note 1).
- 5. Turn off switch S4.
- 6. Wait 5 seconds, then measure DC output voltage at the PSE.
- 7. Turn on switch S5.
- 8. Wait 1 second, then measure output voltage at the PSE (see Note 1).
- 9. Turn off switch S5.
- 10. Wait 5 seconds, then measure output voltage at the PSE.
- 11. Turn on switch S6.
- 12. Wait 1 second, then measure output voltage at the PSE.
- 13. Turn off switch S6.
- 14. Wait 5 seconds, then measure output voltage at the PSE.

**Note 1:** Due to repetitive startup retrials of the PSE, the 1 second wait time should be increased, if necessary, to avoid that the measurement coincides with the detection or classification phase of the PSE.

## 7.3.2.3 Report

- 1. The measured output voltage in steps 2, 4, 6, 8, 10, 12, 14.
- 2. Report whether PSE provided indication of detected ELC3 condition [yes/no].

## 7.3.2.4 Expected Results

- 1. In step 2, the measured output voltage SHALL be in the range of 55.75-60V.
- 2. In step 4, the measured output voltage SHALL be less than 1V.
- 3. In step 6, the measured output voltage SHALL be in the range of 55.75-60V.
- 4. In step 8, the measured output voltage SHALL be less than 1V.
- 5. In step 10, the measured output voltage SHALL be in the range of 55.75-60V.
- 6. In step 12, the measured output voltage SHALL be in the range of 55.75-60V.
- 7. In step 14, the measured output voltage SHALL be in the range of 55.75-60V.

## 7.3.3 PSE electrical characteristics at the PSE output

Test requirement: Mandatory.

This test verifies the electrical characteristics during PSE normal operation. This test applies to copper pair or coaxial cable operation.

## 7.3.3.1 Test Setup

- 1. The PSE and DPU emulator SHALL be connected to the test setup shown in Figure 6-2.
- 2. The copper pair loop resistor R<sub>loop</sub> SHALL be set to R5, see Table 6-8.
- 3. The coaxial cable loop resistor  $R_{loop}$  SHALL be set to R5, see Table 6-9.
- 4. The DPU signature  $R_{V-SIG}$  SHALL be set to 24.9k $\Omega$  +/-1%.
- 5. The RPF Power Class resistor SHALL be set to the power class that corresponds to the tested PSE power class, see Table 6-4.
- 6. The electronic load (I<sub>SRi</sub>) SHALL be set to 10mA, see section 6.1.1.3.

## 7.3.3.2 Method of Procedure

- 1. Apply input power to the PSE, wait until the PSE is fully operational, and connect the PSE to the test setup.
- 2. Wait 5 seconds, then measure output voltage at the PSE.
- 3. Using electronic load increase the current per Figure 6-8 and requirements of section 6.1.1.3.
- 4. Measure output voltage, current and power on every step of Figure 6-8.

## 7.3.3.3 Report

- 1. The measured output voltage in step 2.
- 2. The measured output voltage (V<sub>PSE</sub>), current (I<sub>PSE</sub>) and power (P<sub>PSE</sub>) in step 4.

## 7.3.3.4 Expected Results

- 1. In step 2, the measured output voltage SHALL be in the range of 55.75-60V.
- 2. In step 4, the measured output voltage, current and power SHALL be according to Figure 7-1 and Figure 7-2:
  - a. For  $I_{PSE} \leq I_{SRimin}$ ,  $V_{PSE}$  SHALL be in the range of 55.75-60V.
  - b. For I<sub>SRimin</sub>< I<sub>PSE</sub> ≤ I<sub>SRimax</sub>, PSE MAY or MAY NOT remove the V<sub>PSE</sub> in the range of 55.75-60V.
  - c. For I<sub>PSE</sub> > I<sub>SRimax</sub>, PSE SHALL remove V<sub>PSE</sub> in the range of 55.75-60V.
  - d. V<sub>PSE</sub> I<sub>PSE</sub> diagram SHALL lay within the allowed tested region shown in Figure 7-1.
  - e. PPSE IPSE diagram SHALL lay within the allowed tested region shown in Figure 7-2.



The following parameters are defined in Figure 7-1:

- V<sub>PSEmax</sub> is the maximum DC voltage of PSE
- VPSEmin is the minimum DC voltage of PSE
- IsRimax is the maximum DC current for RPF power class SRi, i=1,2,3
- IsRimin is the minimum DC current for RPF power class SRi, i=1,2,3





The following parameters are defined in Figure 7-2:

• PSRimax = VPSEmax × ISRimax , i=1,2,3

- PSRimin = VPSEmin × ISRimin, i=1,2,3
- P1max = VPSEmax × 10mA
- P1min = VPSEmin × 10mA

Note that the gray regions in Figure 7-1 and Figure 7-2 are each indicated as "not tested" because the IPSE < ISRi=10 mA.

## 7.3.4 Test on PSE power class

Purpose of this test is to ensure the PSE will be in powering stage while DPU is supplying minimum power signature current equal to:

- DC current of 10mA
- Pulse current with amplitude 10mA, pulse duration 75ms and period 325ms (Table 7-1, Note 2d)

## 7.3.4.1 Case 1: DPU Power signature is 10mA DC current

Test requirement: Mandatory.

This test applies to copper pair or coaxial cable operation.

## 7.3.4.1.1 Test Setup

- 1. The PSE and DPU emulator SHALL be connected to the test setup shown in Figure 6-2.
- 2. The copper pair loop resistor R<sub>loop</sub> SHALL be set to R5, see Table 6-8.
- 3. The coaxial cable loop resistor R<sub>loop</sub> SHALL be set to R5, see Table 6-9
- 4. The DPU signature  $R_{V-SIG}$  SHALL be set to 24.9k $\Omega$  +/-1%.
- 5. The RPF Power Class resistor SHALL be set to the power class that corresponds to the tested PSE power class, see Table 6-4.
- 6. The electronic load (I<sub>SRi</sub>) SHALL be set to 10mA, see 6.1.1.3.

## 7.3.4.1.2 Method of Procedure

- 1. Apply input power to the PSE, wait until the PSE is fully operational, and connect the PSE to the test setup.
- 2. Wait 5 seconds, then measure output voltage at the PSE.
- 3. In order to set PSE current to 0mA, insert the ELC0 condition (open tip-to-ring).
- 4. After 5 seconds measure sensing voltage pulses and output voltage over a 5 second period.
- 5. Remove the ELC0 condition.
- 6. Wait 5 seconds, then measure output voltage at the PSE.

## 7.3.4.1.3 Report

- 1. The measured output voltage in step 2.
- 2. The measured sensing voltage pulses and output voltage in step 4.
- 3. The measured output voltage in step 6.

## 7.3.4.1.4 Expected Results

- 1. In step 2, the measured output voltage SHALL be in the range of 55.75-60V.
- 2. In step 4, the measured voltage SHALL NOT exceed 30V during the 5 seconds measurement period.
- 3. In step 6, the measured output voltage SHALL be in the range of 55.75-60V.

## 7.3.4.2 Case 2: DPU Power signature is a pulse current with amplitude 10mA, pulse duration 75ms and period 325 ms

Test requirement: Mandatory.

This test case is only applicable for copper pair operation where the DPU power signature is a pulse current as shown in Figure 6-5.

## 7.3.4.2.1 Test Setup

- 1. The PSE and DPU emulator SHALL be connected to the test setup shown in Figure 6-2.
- 2. The loop resistor R<sub>loop</sub> SHALL be set to R5, see Table 6-8.
- 3. The DPU signature  $R_{V-SIG}$  SHALL be set to 24.9k $\Omega$  +/-1%. 4. The RPF Power Class resistor SHALL be set to the power class that corresponds to the tested PSE power class, see Table 6-4.
- 5. Resistor R1 is  $1100\Omega + 1\%$  and a toggle switch S1 is ON.
- 6. The electronic load (I<sub>SRi</sub>) SHALL be set to 0mA, see 6.1.1.3.

## 7.3.4.2.2 Method of Procedure

- 1. Apply input power to the PSE, wait until the PSE is fully operational, and connect the PSE to the test setup.
- 2. Wait 5 seconds, then measure output voltage at the PSE.
- 3. Using electronic load, set current pulses of 10mA, with load profile 75ms ON and 250ms OFF (0mA) and turn on electronic load.
- 4. Turn off switch S1.
- 5. Wait 5 seconds, then measure output voltage at the PSE.

## 7.3.4.2.3 Report

- 1. The measured output voltage in step 2.
- 2. The measured output voltage in step 5.

#### 7.3.4.2.4 Expected Results

- 1. In step 2, the measured output voltage SHALL be in the range of 55.75-60V.
- 2. In step 5, the measured output voltage SHALL be in the range of 55.75-60V.

## 7.4 POTS Remote Copper Reconfiguration (PRP) testing

For further study.

## 7.5 Reverse Power Feed (RPF) Noise tests

For further study.

## 7.6 PSE Touch current test

Test requirement: Mandatory.

This test applies to copper pair or coaxial cable operation.

The purpose of this test is to verify compliance of the PSE against the PSE Touch Current limit defined in TS 101 548-1 [3].

Per clause 7.5.1.3 of [3], the touch current from a PSE, powered from the AC Mains, towards the U-R/U-R2P interface, SHALL be measured as per clause 5.7.6.2 of CENELEC EN 62368-1 [10].

## 7.6.1 Test Setup

According to clause 5.7.6.2 of EN 62368-1 [10] (Prospective touch voltage and touch current to external circuits), the test circuit shown in Figure 32 [10] for single-phase equipment and Figure 33 [10] for three-phase SHALL be used.

## 7.6.2 Method of Procedure

Method of procedure SHALL be according to clause 5.7.3 of EN 62368-1 [10].

## 7.6.3 Report

Report the measured touch current from a PSE, powered from the AC Mains, towards the U-R/U-R2P interface.

## 7.6.4 Expected Results

The reported touch current SHALL NOT exceed 0.0729 mA rms.

## 7.7 PSE Power frequency common mode immunity test

Test requirement: Mandatory.

This test applies to copper pair or coaxial cable operation.

The purpose of this test is to verify the level of immunity against common mode noise at fundamental power frequencies as defined in TS 101 548-1 [3] and grounding requirements in clause 7.3.1.2 of TS 101 548-2 [9].

As defined in clause 7.5.1.3 of [3], common mode disturbance at fundamental power frequencies (50 or 60Hz) can be injected on telecommunications lines by a PSE and a multiport DPU can add up such disturbances. Therefore, the PSE shall provide immunity against such common mode disturbances on the copper pair.

The test setup is presented in Figure 7-3, Figure 7-5 shows the Disturbance Generator and Figure 7-6 shows the Coupling Circuit. Here, the following applies:

- PSE earthing:
  - If the PSE has an earthing point, connect this point to Earth.
  - If the PSE has a conductive case, but does not have an earthing point, connect the case to Earth.
  - If the PSE has neither and earthing point nor a conductive case, let the PSE float as described in clause 7.3.1.2 of TS 101 548-2 [9].
- DPU emulator, power loss circuit, voltage meter V and RDPU shall be isolated from earth.
- DPU Signature circuit of the DPU emulator shall not include C<sub>V-SIG</sub> given that the Coupling Circuit already provides the required capacity between Tip and Ring in copper pair and CC and OSC in coaxial cable.



Figure 7-3 – Power Frequency Common Mode Immunity test setup copper pair







Figure 7-5 – Disturbance Generator for Power Frequency Common Mode Immunity test



#### Figure 7-6 – Coupling for Power Frequency Common Mode Immunity test

The component values are listed in Table 7-2.

| Table 7-2 – Component specification of the Disturbance | e generator and coupling circuit |
|--------------------------------------------------------|----------------------------------|
|--------------------------------------------------------|----------------------------------|

| AC MAINS        | 220 - 240 V <sub>rms</sub><br>50-60Hz | other             |
|-----------------|---------------------------------------|-------------------|
| Component       | Specificati                           | on                |
| Cload           | 110uF +-20%                           |                   |
|                 | Electrolytic capacitor                |                   |
| Rload           | 4000 Ω +/-5%                          |                   |
| Cgen            | 82nF +-10%                            |                   |
| -               | Y2 Film capacitor                     |                   |
| C <sub>cp</sub> | 220nF +-10%                           | For Further study |
|                 | 100Vac Film capacitor                 | For Further study |
| Rdpu            | 560 Ω +/-1%                           |                   |
| BR              | 400V, 500mA bridge rectifier          |                   |
| Isolation       | 240V <sub>rms</sub> Primary           |                   |
| Transformer     | 240Vrms Secondary                     |                   |
|                 | 50 VA                                 |                   |
|                 | 50Hz – 60Hz                           |                   |

## 7.7.1 Test Setup

- 1. The PSE and DPU emulator SHALL be connected to the test setup shown in Figure 7-3.
- 2. The copper pair loop resistor  $R_{loop}$  SHALL be set to R5, see Table 6-8.
- 3. The coaxial cable loop resistor R<sub>loop</sub> SHALL be set to R5, see Table 6-9
- 4. The DPU signature  $R_{V-SIG}$  SHALL be set to 24.9k $\Omega$  +/-1%.
- 5. The RPF Power Class resistor SHALL be set to the power class that corresponds to the tested PSE power class, see Table 6-4.
- 6. Cload, Rload, Cgen, Ccp, RDPU of the Coupling Circuit and Disturbance Generator SHALL be as per Table 7-2.

## 7.7.2 Method of Procedure

- 1. Apply input power to the isolation transformers.
- 2. Wait 5 seconds, then measure for 5 minutes the output voltage at the PSE.
- 3. Wait 5 seconds, then disconnect the input power of the isolation transformers.
- 4. Set the polarity switch in the other position.
- 5. Apply input power to the isolation transformers.
- 6. Wait 5 seconds, then measure for 5 minutes the output voltage at the PSE.
- 7. Wait 5 seconds, then disconnect the input power of the isolation transformers.

## 7.7.3 Report

- 1. The measured output voltage in step 2.
- 2. The measured output voltage in step 6.

## 7.7.4 Expected Results

- 1. In step 2, the measured output voltage, excluding any ripple voltage originating from the disturbance generator, SHALL be in the range of 55.75-60V.
- 2. In step 6, the measured output voltage, excluding any ripple voltage originating from the disturbance generator, SHALL be in the range of 55.75-60V.

## 7.8 PSE voltage verification test in the absence of false ELC3 (Off-hook) detection

#### Test requirement: Mandatory.

The purpose of this test is to verify that a PSE supplies reverse power to the DPU port under the conditions related to the DPU current time derivative electrical parameter defined in Note 5 of Table 41 of TS 101 548-1 [3], and in absence of false ELC3 (Off-hook) detection. This test applies to copper pair operation.

## 7.8.1 Test Setup

- 1. The PSE and DPU emulator SHALL be connected to the test setup shown in Figure 6-14.
- 2. The loop resistor  $R_{loop}$  SHALL be set to R5, see Table 6-8. 3. The DPU signature  $R_{V-SIG}$  SHALL be set to 24.9k $\Omega$  +/-1%.
- 4. The RPF Power Class resistor SHALL be set to the power class that corresponds to the tested PSE power class, see Table 6-4.
- 5. The electronic load (I<sub>SRi</sub>) SHALL be set to 10mA, see 6.1.1.3.

#### 7.8.2 Method of Procedure

- 1. Apply input power to the PSE, wait until the PSE is fully operational, and connect the PSE to the test setup.
- 2. Wait 5 seconds, then measure output voltage at the PSE.
- 3. Change the state of the test circuit, from the Initial state, through A, B, C, D, E, F till the End state, as specified in Table 6-13.
- 4. In the End state, measure output voltage at the PSE.
- 5. Remove power from the PSE.

## 7.8.3 Report

- 1. The measured output voltage in step 2.
- 2. The measured output voltage in step 4.

#### 7.8.4 Expected Results

- 1. In step 1, the PSE SHALL start up.
- 2. In step 2, the measured output voltage SHALL be in the range of 55.75-60V.
- 3. In step 4, the measured output voltage SHALL be in the range of 55.75-60V.

## 7.9 PSE Micro-interrupt test

Test requirement: Mandatory.

This test applies to copper pair or coaxial cable operation.

Figure **7-7** shows an example of a test setup for the PSE micro-interrupt test, where S1 is an electronic or electromechanical relay driven by rectangular pulses produced by a signal generator.



Figure 7-7 – Example of a test setup for PSE micro-interrupt test

## 7.9.1 Test Setup

- 1. The PSE and DPU emulator SHALL be connected to the test setup shown in Figure 7-7.
- 2. The copper loop resistor  $R_{loop}$  SHALL be set to R5, see Table 6-8.
- 3. The coaxial cable loop resistor  $R_{loop}$  SHALL be set to R5, see Table 6-9
- 4. The DPU signature  $R_{V\text{-SIG}}$  SHALL be set to 24.9k $\Omega$  +/-1%.
- 5. The RPF Power Class resistor SHALL be set to the power class that corresponds to the tested PSE power class, see Table 6-4.
- 6. The electronic load SHALL be set to the minimum value of  $I_{SRi}$ , according to Table 7-1.

## 7.9.2 Method of Procedure

- 1. Apply input power to the PSE, wait until the PSE is fully operational, and connect the PSE to the test setup.
- 2. Wait 5 seconds, then begin measuring the output voltage at the PSE with a maximum sampling period of 5ms.
- 3. Disconnect power to the PSE for 20ms (relay S1 is open).
- 4. Wait 1 second, then stop measuring output voltage at the PSE.

## 7.9.3 Report

1. The measured output voltage.

#### 7.9.4 Expected Results

1. The measured output voltage SHALL be in the range of 55.75-60V.

# 8 DPU standalone functional testing

Purpose of this testing is to verify that a Distribution Point Unit (DPU) implementation complies with the TS 101 548-1 [3] requirements. Section 8 specifies functional and safety test cases for the DPU standalone test setup. This test applies to copper pair or coaxial cable operation.

## 8.1 DPU Signature resistor test

Test requirement: Mandatory.

This test applies to copper pair or coaxial cable operation.

The test setup for the DPU Signature resistor (R<sub>SIG</sub>) test is shown in Figure 6-18.

Power supplies PS1...PSN specification is a typical lab power supply shown in Table 8-1.

| Parameter                       | Symbol | Units  | Min | Max  | Comments                                                              |
|---------------------------------|--------|--------|-----|------|-----------------------------------------------------------------------|
| PS voltage range (V)            | Vout   | $\vee$ | 0   | 60   | 3-60V is a range for<br>RPF testing, but PS<br>could have wider range |
| PS current (A)                  | lout   | _      | 1   |      |                                                                       |
| PS feeding noise and ripple (v) |        |        |     |      |                                                                       |
| F<500 Hz                        |        |        |     | 0.5  | To meet EMI standards,                                                |
| 500Hz to 150 kHz                | Vnoise | Vpp    |     | 0.2  | lower values may be<br>needed                                         |
| 150 kHz to 500 kHz              |        |        |     | 0.15 | needed                                                                |
| 500 kHz to 1MHz                 |        |        |     | 0.1  |                                                                       |

 Table 8-1 – Power supplies specification

Current and voltage meters specifications for typical lab measurements is shown in Table 8-2.

#### Table 8-2 – Current and voltage meters specifications

| Parameter  | Range | Resolution |
|------------|-------|------------|
|            | 100mV | 0.1µV      |
| DC voltage | 1V    | 1µV        |
|            | 10V   | 10µV       |
|            | 100V  | 100µV      |
|            | 100µA | 100pA      |
|            | 1mA   | 1nA        |
| DC current | 10mA  | 10nA       |
|            | 100mA | 0.1µA      |
|            | 1A    | 1µA        |

## 8.1.1 Test Setup

- 1. Test shall be performed for every DPU port.
- 2. The DPU SHALL be connected to the test setup shown in Figure 6-18.

- 3. The copper pair loop resistor  $R_{loop}$  SHALL be set to R5, see Table 6-8.
- 4. The coaxial cable loop resistor Rloop SHALL be set to R5, see Table 6-9

## 8.1.2 Method of Procedure

- 1. Set PS1 output voltage  $V_1=4+/-0.01V$ .
- 2. After 5 seconds measure DC current I1.
- 3. Set PS1 output voltage  $V_2=5+/-0.01V$ .
- 4. After 5 seconds measure DC current  $I_2$ .
- 5. Set PS1 output voltage  $V_3=6+/-0.01V$ .
- 6. After 5 seconds measure DC current  $I_3$ .
- 7. Set PS1 output voltage  $V_4=7+/-0.01V$ .
- 8. After 5 seconds measure DC current I<sub>4</sub>.
- 9. Set PS1 output voltage  $V_5=8+/-0.01V$ .
- 10. After 5 seconds measure DC current  $\mathsf{I}_5.$
- 11. Set PS1 output voltage  $V_6=9+/-0.01V$ .
- 12. After 5 seconds measure DC current  $I_6$ .
- 13. Calculate DPU port signature detection resistor: R<sub>SIG</sub>= (R<sub>SIG1</sub> + R<sub>SIG2</sub> + R<sub>SIG3</sub> + R<sub>SIG4</sub> + R<sub>SIG5</sub>)/5

 $\begin{array}{l} Where: \\ R_{SIG1} = (V_2 \hbox{-} V_1)/(I_2 \hbox{-} I_1) \\ R_{SIG2.} = (V_3 \hbox{-} V_2)/(I_3 \hbox{-} I_2) \\ R_{SIG3.} = (V_4 \hbox{-} V_3)/(I_4 \hbox{-} I_3) \\ R_{SIG4.} = (V_5 \hbox{-} V_4)/(I_5 \hbox{-} I_4) \\ R_{SIG5.} = (V_6 \hbox{-} V_5)/(I_6 \hbox{-} I_5) \end{array}$ 

14. Repeat the same measurements for all ports.

## 8.1.3 Report

- 1. The measured DC current in steps 2, 4, 6, 8, 10, 12.
- 2. The calculated DPU port signature detection resistor R<sub>SIG</sub> in step 13.

## 8.1.4 Expected Results

1. Calculated signature resistor  $R_{SIG}$  for every port should be  $19k\Omega \le R_{SIG} \le 26.5 k\Omega$ .

## 8.2 DPU power sharing test

Test requirement: Mandatory, either test Method A or test Method B SHALL be used.

The purpose of this test is to verify that a DPU takes a roughly equal share of power (as measured at the DPU) from all connected, powered-on PSEs with lines operating in L0 full power mode. This test applies to copper pair or coaxial cable operation using G.fast.

## 8.2.1 Test Method A

## 8.2.1.1 Test Setup copper pair

- 1. Power loss circuit with shunt resistor and power splitter SHALL be connected to every port of the DPU, as shown in Figure 6-16.
- 2. CPE SHALL be connected to the Data Out port of each power splitter connected to each port of the DPU, as shown in Figure 6-16.
- 3. The SUT SHALL be configured in 106a, 212a or 106b G.fast profile per test 9.1.
- 4. Multi-Channel Voltage meter SHALL be connected to each power loss circuit with shunt resistor, as shown in Figure 6-16.

|                            |                                                                                                                                                                                                                                                                                                             | en enaning teet eepper            |  |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--|
| Number of ports of DPU (N) | DPU Port                                                                                                                                                                                                                                                                                                    | R <sub>loop</sub> (See Table 6-8) |  |
|                            | 1                                                                                                                                                                                                                                                                                                           | R2                                |  |
| Up to and including 4      | 2                                                                                                                                                                                                                                                                                                           | R3                                |  |
| Op to and including 4      | 3                                                                                                                                                                                                                                                                                                           | R4                                |  |
|                            | 4                                                                                                                                                                                                                                                                                                           | R5                                |  |
|                            | 1                                                                                                                                                                                                                                                                                                           | R2                                |  |
|                            | 2                                                                                                                                                                                                                                                                                                           | R3                                |  |
|                            | 1<br>2<br>3<br>4<br>1                                                                                                                                                                                                                                                                                       | R4                                |  |
| Detween 5 and 9            |                                                                                                                                                                                                                                                                                                             | R5                                |  |
| Between 5 and 8            | 5                                                                                                                                                                                                                                                                                                           | R2                                |  |
|                            | 6                                                                                                                                                                                                                                                                                                           | R3                                |  |
|                            | 7                                                                                                                                                                                                                                                                                                           | R4                                |  |
|                            | 8                                                                                                                                                                                                                                                                                                           | R5                                |  |
|                            | 1                                                                                                                                                                                                                                                                                                           | R2                                |  |
|                            | 1         2         3         4         1         2         3         4         5         6         7         8         1         2         3         4         5         6         7         8         9         10         11         12         13         14         15         16         1 through 16 | R3                                |  |
|                            | 3                                                                                                                                                                                                                                                                                                           | R4                                |  |
|                            | 4                                                                                                                                                                                                                                                                                                           | R5                                |  |
|                            | 5                                                                                                                                                                                                                                                                                                           | R2                                |  |
|                            | 6                                                                                                                                                                                                                                                                                                           | R3                                |  |
|                            | 7                                                                                                                                                                                                                                                                                                           | R4                                |  |
| Detween 0 and 16           | 1<br>2<br>3<br>4<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>16<br>1 through 16                           | R5                                |  |
| Between 9 and 16           |                                                                                                                                                                                                                                                                                                             | R2                                |  |
|                            |                                                                                                                                                                                                                                                                                                             | R3                                |  |
|                            | 11                                                                                                                                                                                                                                                                                                          | R3                                |  |
|                            | 12                                                                                                                                                                                                                                                                                                          | R5                                |  |
|                            | 13                                                                                                                                                                                                                                                                                                          | R2                                |  |
|                            | 14                                                                                                                                                                                                                                                                                                          | R3                                |  |
|                            | 15                                                                                                                                                                                                                                                                                                          | R4                                |  |
|                            | 4<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>1 through 16                                                                                                                                                            | R5                                |  |
| More than 16               | 1 through 16                                                                                                                                                                                                                                                                                                | Same as a<br>16 port DPU          |  |
|                            | Other ports                                                                                                                                                                                                                                                                                                 | R5                                |  |
|                            |                                                                                                                                                                                                                                                                                                             |                                   |  |

## Table 8-3 – Loop Resistances for DPU standalone power sharing test copper pair

## 8.2.1.2 Test Setup coaxial cable

- 1. Power loss circuit with shunt resistor and power splitter SHALL be connected to every port of the DPU, as shown in Figure 6-16.
- 2. CPE SHALL be connected to the Data Out port of each power splitter connected to each port of the DPU, as shown in Figure 6-16.
- 3. The SUT SHALL be configured in 212c or 106c G.fast profile per test 9.1.
- 4. Multi-Channel Voltage meter SHALL be connected to each power loss circuit with shunt resistor, as shown in Figure 6-16.

| Number of ports of DPU (N) | DPU Port                                                                                                                                                                                                                                                                                                    | R <sub>loop</sub> (See Table 6-9) |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
|                            | 1                                                                                                                                                                                                                                                                                                           | R2                                |
| Up to and including 4      | 2                                                                                                                                                                                                                                                                                                           | R3                                |
| op to and melduling 4      | 3                                                                                                                                                                                                                                                                                                           | R4                                |
|                            | 4                                                                                                                                                                                                                                                                                                           | R5                                |
|                            | 1                                                                                                                                                                                                                                                                                                           | R2                                |
|                            | 2                                                                                                                                                                                                                                                                                                           | R3                                |
|                            | 3                                                                                                                                                                                                                                                                                                           | R4                                |
| Between 5 and 8            | 1<br>2<br>3<br>4<br>1<br>2                                                                                                                                                                                                                                                                                  | R5                                |
| Detween 5 and 6            |                                                                                                                                                                                                                                                                                                             | R2                                |
|                            |                                                                                                                                                                                                                                                                                                             | R3                                |
|                            |                                                                                                                                                                                                                                                                                                             | R4                                |
|                            | 8                                                                                                                                                                                                                                                                                                           | R5                                |
|                            | 1         2         3         4         1         2         3         4         5         6         7         8         1         2         3         4         5         6         7         8         9         10         11         12         13         14         15         16         1 through 16 | R2                                |
|                            | 2                                                                                                                                                                                                                                                                                                           | R3                                |
|                            | 3                                                                                                                                                                                                                                                                                                           | R4                                |
|                            | 4                                                                                                                                                                                                                                                                                                           | R5                                |
|                            | 5                                                                                                                                                                                                                                                                                                           | R2                                |
|                            | 6                                                                                                                                                                                                                                                                                                           | R3                                |
|                            | 7                                                                                                                                                                                                                                                                                                           | R4                                |
| Between 9 and 16           | 8                                                                                                                                                                                                                                                                                                           | R5                                |
| Detween 9 and 10           | 9                                                                                                                                                                                                                                                                                                           | R2                                |
|                            | 10                                                                                                                                                                                                                                                                                                          | R3                                |
|                            | 11                                                                                                                                                                                                                                                                                                          | R4                                |
|                            | 12                                                                                                                                                                                                                                                                                                          | R5                                |
|                            | 13                                                                                                                                                                                                                                                                                                          | R2                                |
|                            | 14                                                                                                                                                                                                                                                                                                          | R3                                |
|                            | 15                                                                                                                                                                                                                                                                                                          | R4                                |
|                            | 4<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>1 through 16                                                                                                                                                            | R5                                |
| More than 16               | 1 through 16                                                                                                                                                                                                                                                                                                | Same as a<br>16 port DPU          |
|                            | Other ports                                                                                                                                                                                                                                                                                                 | R5                                |

#### Table 8-4 – Loop Resistances for DPU standalone power sharing test coaxial cable

## 8.2.1.3 Method of Procedure

- 1. For each power loss circuit with shunt resistor, measure the resistance of the shunt resistor  $R_{shunt}$ , over which the voltage is measured.
- Configure the power loss circuit with the shunt resistor such that the copper pair loop resistance R<sub>loop</sub> between U-O and U-R, as defined in clause 7.5.2.1 of TS 101 548-1 [3], for each port complies to Table 8-3.
- 3. Configure the power loss circuit with the coaxial cable shunt resistor such that the loop resistance R<sub>loop</sub> between U-O and U-R, as defined in clause 7.3.2.1 of TS 101 548-2 [9] for each port complies to Table 8-4.
- 4. Apply voltage V<sub>PSE</sub> to each the U-R interface of each Power loss circuit with Shunt resistor of every port of the DPU.
- 5. Wait until powered DPU has become fully operational and all ports with the G.fast CPEs connected are in Showtime.

- 6. Measure V<sub>PSE</sub> for every line of the DPU.
- 7. Measure the loop resistance R<sub>loop</sub> between U-O and U-R for every port of the DPU.
- 8. Measure the voltage across R<sub>shunt</sub> of the power loss circuit on every port of the DPU for 1 hour. The measurement equipment SHALL sample the voltage once per second. In case the measurement is done sequentially over the ports, before measuring again on the same port, all other ports of the DPU shall be measured first.
- 9. Calculate Pu-o,i, the average power extracted by the DPU at U-O for port i:

$$P_{U-O,i} = \frac{1}{n_i} \sum_{j=1}^{n_i} (V_{PSE,i} - Rloop_i * \frac{V_{ch,i,j}}{R_{shunt}}) * \frac{V_{ch,i,j}}{R_{shunt}}$$

whereby,

- n<sub>i</sub> is the total amount of voltage samples taken on the power loss circuits with shunt resistor connected to port i of the DPU.
- V<sub>ch,i,j</sub> is the j-th voltage sample, taken across R<sub>shunt</sub> of the power loss circuits with shunt resistor, connected to port i of the DPU.
- R<sub>loopi</sub> is the loop resistance between U-O and U-R of port i
- 10. Calculate  $P_{U-O}$ , the average power extracted by the DPU at U-O averaged across all ports of the DPU:

$$P_{U-O} = \frac{1}{N} \sum_{i=1}^{N} P_{U-O,i}$$

whereby N is the amount of ports of the DPU.

## 8.2.1.4 Report

- 1. Calculated average power extracted by the DPU at each port,  $P_{U-O,i}$ , for i=1 through N.
- 2. Calculated average power extracted by the DPU across all ports, Pu-o.

#### 8.2.1.5 Expected Results

1. For every port i, the following shall apply:  $P_{U-0} * 0.75 < P_{U-0,i} < P_{U-0} * 1.25$ 

## 8.2.2 Test Method B

## 8.2.2.1 Test Setup

- 1. The power loss circuit with shunt resistor and power splitter SHALL be connected to every port of the DPU, as shown in Figure 6-16.
- 2. CPE SHALL be connected to the Data Out port of each power splitter connected to each port of the DPU, as shown in Figure 6-16.
- 3. The SUT SHALL be configured in 106a, 212a or 106b G.fast profile per test 9.1 for twisted pair operation.
- 4. The SUT SHALL be configured in 106c or 212c G.fast profile per test 9.1 for coax cable operation.

## 8.2.2.2 Method of Procedure

- Configure the power loss circuit with the shunt resistor such that the copper pair loop resistance R<sub>loop</sub> between U-O and U-R, as defined in clause 7.5.2.1 of TS 101 548-1 [3], for each port complies to Table 8-3.
- Configure the power loss circuit with the coaxial cable shunt resistor such that the loop resistance R<sub>loop</sub> between U-O and U-R, as defined in clause 7.3.2.1 of TS 101 548-2 [9], for each port complies to Table 8-4.

- 3. The SUT SHALL be configured in 106a, 212a or 106b G.fast profile per test 9.1 for twisted pair operation.
- 4. The SUT SHALL be configured in 106c or 212c G.fast profile per test 9.1 for coax cable operation.
- 5. Apply voltage V<sub>PSE</sub> to each the U-R interface of each Power loss circuit with Shunt resistor of every port of the DPU.
- 6. Wait until powered DPU has become fully operational and all ports with the G.fast CPEs connected are in Showtime.
- Calculate the Total Extracted Energy, TEE, over a period of 1 hour of each port of the DPU by retrieving the RPF performance monitor object "DPU extracted Energy counter" (CURR/PREV\_NE\_15\_EE), from every port of the DPU periodically.
- 8. Calculate PU-O,i, the average power extracted by the DPU at U-O for port i:

$$P_{U-O,i} = \frac{TEE_i}{t_{monitor,i}}$$

whereby

9.

TEE<sub>i</sub> is the Total Extracted Energy of port i calculated over a period t<sub>monitor,i</sub>, as calculated in step 3.

10. Calculate  $P_{U-O}$ , the average power extracted by the DPU at U-O averaged across all ports of the DPU:

$$P_{U-O} = \frac{1}{N} \sum_{i=1}^{N} P_{U-O,i}$$

whereby N is the number of DPU ports.

## 8.2.2.3 Report

- 1. Calculated average power extracted by the DPU at each port,  $P_{U-O,i}$ , for i=1 through N.
- 2. Calculated average power extracted by the DPU across all ports, Pu-o.

## 8.2.2.4 Expected Results

1. For every port i, the following shall apply:  $P_{U-0} * 0.75 < P_{U-0,i} < P_{U-0} * 1.25$ 

# **9** System level RPF tests

## 9.1 Single Pair Data Rate Test

## 9.1.1 Purpose

Test Requirement: Mandatory.

The purpose of this test is to verify that the RPF functionality does not introduce excessive noise or other impairments on the line by measuring the single pair rate-reach performance of the SUT, when DPU operates in the reverse powered operation condition.

Note: TR-380 [7] defines performance requirements for the operation with local powering.

## 9.1.1.1 References

• TR-380 [7], clause 5.1.1, 5.1.2, 5.1.3, 5.3, 5.4.1.1, 5.4.2.1, 5.4.4, 5.4.5, 6.1.3.

## 9.1.1.2 Test Setup

- 1. The SUT SHALL be connected to the test setup shown in Section 5.1.3 of TR-380 [7].
- 2. All ports on the DPU (up to a maximum of 8) SHALL be connected to the CPEs with the PSE providing reverse power to the DPU.
- 3. The SUT SHALL be configured in 106a, 212a or 106b G.fast profile for copper pair and configured in 106c or 212c for coaxial cable per section 5.3 of TR-380 [7], with Mds set to 18
- 4. The copper single-pair loop and coaxial cables lengths 50m and 200m defined in section 6.1.3.3 SHALL be used for the testing.
- 5. Inject the background noise as defined in section 6.1.3.4 at both ends of the loop.

## 9.1.1.3 Method of Procedure

- 1. Allow the SUT to establish a G.fast connection between the reverse powered DPU and a CPE through the first loop listed in Table 9-1.
- 2. Wait 30 seconds to allow the SUT to perform any adjustments to the link.
- 3. Record the downstream and upstream net data rate (NDRds and NDRus), downstream and upstream gamma data rate (GDRds and GDRus), and downstream and upstream signal to noise ratio margin (SNRMds and SNRMus).
- 4. Repeat steps 1 through 3 for the second loop listed in Table 9-1.
- 5. Power down the test setup.

## 9.1.1.4 Report

The following items/measurements SHALL be included in the report:

1. The NDRds, NDRus, GDRds, GDRus, and SNRMds, SNRMus recorded in step 3 for each loop length.

## 9.1.1.5 Expected Results

For each loop length in Table 9-1:

- 1. The SNRMds/us SHALL be within the bounds of the configured SRA downshift margin (SRA-DSNRMds/us) and SRA upshift margin (SRA-USNRMds/us), inclusively.
- 2. The aggregate net data rate (i.e., NDRds+NDRus) SHALL be equal to or higher than the required aggregate net data rate indicated in Table 9-1 for the specific loop length.

50

200

1536

650

960 595

| Loop Length for TP-100<br>(m) | Aggregate net data rate (Mbit/s) for operation according to profile |                      |      |      |  |
|-------------------------------|---------------------------------------------------------------------|----------------------|------|------|--|
|                               | 106a Gen 1<br>(Note)                                                | 106a Gen 2<br>(Note) | 106b | 212a |  |

960

624

#### Table 9-1 – Single copper pair line performance loop requirements for reverse powered DPU

Note:

Gen 1 refers to Gfast systems implementing the feature set and requirements as defined in the Gfast Certification test plan issue 1 (ATP-337 Issue 1).

816

355

Gen 2 refers to Gfast systems implementing the feature set and requirements as defined in the Gfast Certification test plan issue 2, including amendments (ATP-337 Issue 2).

#### Table 9-2 – Single coaxial cable performance loop requirements for reverse powered DPU

| Loop Length for RG6 (m) | Aggregate net data rate (Mbit | s/s) for operation according to profile |
|-------------------------|-------------------------------|-----------------------------------------|
|                         | 106c                          | 212c                                    |
| 50                      | 854                           | 1560                                    |
| 200                     | 849                           | 1468                                    |

# Appendix I.DPU Emulator for PSE standalone testing



Figure 10-1 – DPU Emulator for PSE standalone testing (example)

Note:

- 1. Power Over Ethernet Power Device ICs commercially produced by many PoE PD IC vendors
- 2. R<sub>CLASS</sub> resistors for e.g., PD70101 are:

Class SR1  $R_{CLASS} = 133\pm1\%$ Class SR2  $R_{CLASS} = 69.8\pm1\%$ Class SR3  $R_{CLASS} = 45.3\pm1\%$ 

# Appendix II. Differential Mode RPF Noise Limits test

This Appendix is used to provide informative information.

## II.1 Test Purpose

The purpose of this test is to verify that the noise generated by a standalone PSE (two-box solution) is within the limits of the differential mode RPF noise defined in TS 101 548-1 [3].

The following figure shows an example of the measurement arrangement for measuring the differential mode noise generated by the RPF PSE. The Test setup and procedure shall verify that the PSE is in normal operations while the noise is measured.

Ensure that noise from the mains supply does not influence the measurement. Otherwise, a Mains filter SHOULD be used.



Figure II-1 – Test setup for PSE for measuring the differential noise from RPF PSE

| measurement |                       |                   |                  |                  |  |  |
|-------------|-----------------------|-------------------|------------------|------------------|--|--|
| Condition   | RPF class             | SR1               | SR2              | SR3              |  |  |
| Low Load    | Electronic load II    |                   | 11mA             |                  |  |  |
|             | <b>Resistive load</b> | 5000 <b>Ω</b> ±5% |                  |                  |  |  |
| Mid Load    | Electronic load II    | 80mA              | 121mA            | 168mA            |  |  |
|             | Resistive load        | 673 <b>Ω</b> ±5%  | 432 <b>Ω</b> ±5% | 300 <b>Ω</b> ±5% |  |  |
| High load   | Electronic load II    | 137mA             | 210mA            | 293mA            |  |  |
|             | Resistive load        | 379 <b>Ω</b> ±5%  | 232 <b>Ω</b> ±5% | 154 <b>Ω</b> ±5% |  |  |

## Table II- 1 – Electronic load II and resistive load configuration for PSE differential noise measurement

The inductance of L1 of Figure II- 1 is 70mH  $\pm$ 10%, the resistance of the inductor L1 is compensated by reducing either the resistance of the Power Loss circuit or the resistance of the Resistive load by the resistance of inductor L1.

## **II.2 Test Setup copper pair**

- 1. Arrange the equipment as shown in Figure II- 1.
- 2. The loop resistor Rloop of Power Loss Circuit SHALL be set to 43  $\Omega$  +/-5%, see Table 6-8.
- 3. The electronic load I (I<sub>SRi</sub>) SHALL be set to 10 mA.
- 4. The DPU signature R<sub>V-SIG</sub> SHALL be set to 24.9 k $\Omega$  +/-1%.
- 5. The RPF Power Class resistor SHALL be set to the power class that corresponds to the tested PSE power class, see Table 6-4.
- 6. Connect the differential noise measurement equipment at the U-R and load to the U-R interface of the PSE under test.
- 7. The Resistive load or Electronic Load II shall set at the Low Load condition for the tested RPF Power Class as per Table II- 1, set switch S2 to open.

## II.3 Test Setup coaxial cable

- 1. Arrange the equipment as shown in Figure II-1.
- 2. The loop resistor Rloop of Power Loss Circuit SHALL be set to 21.5  $\Omega$  +/-5%, see Table 6-8.
- 3. The electronic load I (I<sub>SRi</sub>) SHALL be set to 10 mA.
- 4. The DPU signature  $R_{V-SIG}$  SHALL be set to 24.9 k $\Omega$  +/-1%.
- 5. The RPF Power Class resistor SHALL be set to the power class that corresponds to the tested PSE power class, see Table 6-4.
- 6. Connect the differential noise measurement equipment at the U-R and load to the U-R interface of the PSE under test.
- 7. The Resistive load or Electronic Load II shall set at the Low Load condition for the tested RPF Power Class as per Table II- 1, set switch S2 to open.

## **II.4 Method of Procedure**

- 1. Connect DPU emulator (Close switches S1).
- 2. Apply input power to the PSE.
- 3. Wait 5 seconds, then measure the output voltage at the PSE.
- 4. Connect Resistive Load or Electronic Load II (Close switch S2).
- 5. Disconnect the DPU emulator (Open switches S1).
- 6. Wait 5 seconds, then measure output voltage at the PSE.
- 7. Measure the differential noise.
- 8. Measure the output voltage at the PSE.
- 9. Disconnect the resistive Load or Electronic Load II (Open switch S2).
- 10. Disconnect power from the PSE.
- 11. Set Resistive load or Electronic Load II at the Mid Load condition for the tested RPF power class as per Table II- 1.
- 12. Repeat steps 1 through 10.
- 13. Set Resistive load or Electronic Load II at the High Load condition for the tested RPF power class as per Table II- 1.
- 14. Repeat steps 1 through 10.

## **II.5 Report**

- 1. The measured output voltage in step 3, 6, and 8.
- 2. The measured noise in step 7.

## **II.6 Expected Results**

1. In steps 3, 6, and 8, for each of the load conditions, the measured output voltage SHALL be in the range of 55.75 - 60V.

End of Broadband Forum Technical Report TR-338